Visible to Intel only — GUID: dre1510599146535
Ixiasoft
1. Overview
2. CvP Description
3. CvP Topologies
4. Design Considerations
5. CvP Driver and Registers
6. Understanding the Design Steps for CvP Initialization and Update Mode in Intel® Stratix® 10
7. Intel® Stratix® 10 Configuration via Protocol (CvP) Implementation User Guide Archives
8. Document Revision History
5.3.1. Vendor Specific Capability Header Register
5.3.2. Vendor Specific Header Register
5.3.3. Intel Marker Register
5.3.4. User Configurable Device/Board ID Register
5.3.5. CvP Status Register
5.3.6. CvP Mode Control Register
5.3.7. CvP Data Registers
5.3.8. CvP Programming Control Register
5.3.9. CvP Credit Register
Visible to Intel only — GUID: dre1510599146535
Ixiasoft
6.2. Implementation of CvP Update Mode
CvP update mode is a reconfiguration scheme to deliver an updated bitstream to a target device after the device enters user mode.
You must specify this mode in the Intel® Quartus® Prime Pro Edition software by selecting the CvP Settings Initialization and Update. The following figure provides the high-level steps for CvP update mode.
Figure 15. Example Implementation Flow for CvP Update
The CvP update mode demonstration walkthrough includes the following steps:
- Instantiating the PCIe Hard IP
- Setting Up the CvP Parameters
- Setting up the Base Revision
- Setting up and Compile the Updated Revision
- Converting the SOF file of the Updated Revision
- Programming the FPGA using the Base Revision Image
Related Information
Intel Stratix 10 CvP Update Reference Design