Visible to Intel only — GUID: sss1411450059290
Ixiasoft
1.1. Features
1.2. Device Support
1.3. Functional Description
1.4. Using the PFL IP Core
1.5. PFL IP Core In Embedded Systems
1.6. Third-party Programmer Support
1.7. Parameters
1.8. Signals
1.9. Specifications
1.10. Parallel Flash Loader Intel® FPGA IP User Guide Archives
1.11. Document Revision History for the Parallel Flash Loader Intel® FPGA IP User Guide
1.4.1. Converting .sof Files to a .pof
1.4.2. Constraining PFL Timing
1.4.3. Simulating PFL Design
1.4.4. Programming Intel® CPLDs and Flash Memory Devices
1.4.5. Defining New CFI Flash Device
1.4.6. Programming Multiple Flash Memory Devices
1.4.7. Creating Jam Files for Intel® CPLDs and Flash Memory Device Programming
Visible to Intel only — GUID: sss1411450059290
Ixiasoft
1. Parallel Flash Loader Intel® FPGA IP User Guide
Updated for: |
---|
Intel® Quartus® Prime Design Suite 23.1 |
IP Version 19.1.0 |
This document describes how to instantiate the Parallel Flash Loader (PFL) Intel® FPGA IP core in your design, programming flash memory, and configuring your FPGA from the flash memory.
FPGAs’ increasing density requires larger configuration storage. If your system contains a flash memory device, you can use your flash memory as the FPGA configuration storage as well. You can use the PFL IP core in Intel® MAX® devices ( Intel® MAX® 10, MAX® II, and MAX® V devices) or all other FPGAs to program flash memory devices efficiently through the JTAG interface and to control configuration from the flash memory device to the Intel® FPGA.
Section Content
Features
Device Support
Functional Description
Using the PFL IP Core
PFL IP Core In Embedded Systems
Third-party Programmer Support
Parameters
Signals
Specifications
Parallel Flash Loader Intel FPGA IP User Guide Archives
Document Revision History for the Parallel Flash Loader Intel FPGA IP User Guide