Visible to Intel only — GUID: sss1431588302558
Ixiasoft
1.1. Avalon®-MM in Remote Update Intel® FPGA IP Core
1.2. Intel Arria 10 and Intel Cyclone® 10 GX Devices
1.3. Arria II, Arria V, Cyclone V, Stratix IV, and Stratix V Devices
1.4. Cyclone IV and Intel Cyclone 10 LP Devices
1.5. Flash Memory Programming Files
1.6. Design Examples
1.7. Remote Update Intel® FPGA IP User Guide Archives
1.8. Document Revision History for the Remote Update Intel® FPGA IP User Guide
Visible to Intel only — GUID: sss1431588302558
Ixiasoft
1.2.6.1.3. Operations Example Waveforms
Note: Intel® recommends that you verify the Remote Update Intel FPGA IP core for Intel® Arria® 10 and Intel® Cyclone® 10 GX devices in hardware because the simulation model is not supported for Remote Update Intel® FPGA IP core for Intel® Arria® 10 and Intel® Cyclone® 10 GX devices.
Figure 5. Waveform for Write Operation
Figure 6. Waveform for Read Operation
Figure 7. Waveform for RU_CTL_NUPDT OperationThe RU_CTL_NUPDT will hold the value until a new value is inserted.
Figure 8. Waveform for Reset Timer and Reconfiguration OperationThe RU_RECONFIG will hold the value until the reconfiguration process is done.