Initial Frame and Lane Synchronization (ILA)
Test Case | Objective | Description | Passing Criteria |
---|---|---|---|
ILA.1 |
Check whether the initial frame synchronization state machine enters FS_DATA state upon receiving non /K/ characters. |
The following signals in <ip_variant_name>_inst_phy.v are tapped:
The following signals in <ip_variant_name>.v are tapped:
The rxlink_clk is used as the sampling clock for the Signal Tap Each lane is represented by 32-bit data bus in jesd204_rx_pcs_data. The 32-bit data bus for is divided into 4 octets. |
|
ILA.2 |
Check the JESD204B configuration parameters from ADC in second multiframe. |
The following signals in <ip_variant_name>_inst_phy.v are tapped:
The following signal in <ip_variant_name>.v is tapped:
The rxlink_clk is used as the sampling clock for the Signal Tap.
The Nios console accesses the following registers:
The content of 14 configuration octets in second multiframe is stored in these 32-bit registers - ilas_octet0, ilas_octet1, ilas_octet2 and ilas_octet3. |
|
ILA.3 |
Check the lane alignment |
The following signals in <ip_variant_name>_inst_phy.v are tapped:
The following signals in <ip_variant_name>.v are tapped:
The rxlink_clk is used as the sampling clock for the Signal Tap. |
|
2 L is the number of lanes.