Visible to Intel only — GUID: mtr1422491937700
Ixiasoft
1. Introduction to Intel® FPGA Design Flow for AMD* Xilinx* Users
2. Technology Comparison
3. FPGA Tools Comparison
4. AMD* Xilinx* to Intel® FPGA Design Conversion
5. Conclusion
6. AN 307: Intel® FPGA Design Flow for AMD* Xilinx* Users Archives
7. Document Revision History for Intel® FPGA Design Flow for AMD* Xilinx* Users
3.3.1. Project Creation
Comparison
Features
3.3.2. Design Entry
3.3.3. IP Status
3.3.4. Design Constraints
3.3.5. Synthesis
3.3.6. Design Implementation
3.3.7. Finalize Pinout
3.3.8. Viewing and Editing Design Placement
3.3.9. Static Timing Analysis
3.3.10. Generation of Device Programming Files
3.3.11. Power Analysis
3.3.12. Simulation
3.3.13. Hardware Verification
3.3.14. View Netlist
3.3.15. Design Optimization
3.3.16. Techniques to Improve Productivity
3.3.17. Partial Reconfiguration
3.3.18. Cross-Probing in the Quartus® Prime Pro Edition Software
4.2.1.2.1. Memory Mode
4.2.1.2.2. Clocking Mode
4.2.1.2.3. Write and Read Operation Triggering
4.2.1.2.4. Read-During-Write Operation at the Same Address
4.2.1.2.5. Error Correction Code (ECC)
4.2.1.2.6. Byte Enable
4.2.1.2.7. Address Clock Enable
4.2.1.2.8. Parity Bit Support
4.2.1.2.9. Memory Initialization
4.2.1.2.10. Output Synchronous Set/Reset
Visible to Intel only — GUID: mtr1422491937700
Ixiasoft
3.3.1. Project Creation
GUI Feature | AMD* Xilinx* Vivado* Software | Quartus® Prime Pro Edition Software |
---|---|---|
Project Creation | New Project | New Project Wizard |
Similar to the New Project command in the Vivado* software, the Quartus® Prime Pro Edition software provides the New Project Wizard tool (File > New Project Wizard), which guides you through specifying a project name and directory, top-level design entity, any EDA tools you are using, and a target device.
Comparison
After creating a new project, the Quartus® Prime Pro Edition software automatically generates the following project files necessary for successful compilation:
AMD* Xilinx* Vivado* | Quartus® Prime Pro Edition | |||
---|---|---|---|---|
File Type | Description | File Type | Description | |
Project File | AMD* Xilinx* Project File (.xpr) | XML file with list of files. Contains the information about target device or design files. | Quartus® Prime Project File (.qpf) | Project and revision name |
Project Settings | AMD* Xilinx* Design Constraints File (.xdc) | Contains Synthesis, placement and timing constraints | Quartus® Prime Settings File (.qsf) | Lists design files, entity settings, target device, synthesis directives, placement constraints |
Features
You can modify the compiler settings by changing the assignments through the GUI or directly on the .qsf file.
Note: Avoid modifying assignments through the .qsf file and through the GUI simultaneously.