IP versions are the same as the Quartus® Prime Design Suite software versions up to v19.1. From Quartus® Prime Design Suite software version 19.2 or later, IPs have a new IP versioning scheme.
The IP version (X.Y.Z) number may change from one
Quartus® Prime software version to another. A change in:
- X indicates a major revision of the IP. If you update your Quartus® Prime software, you must regenerate the IP.
- Y indicates the IP includes new features. Regenerate your IP to include these new features.
- Z indicates the IP includes minor changes. Regenerate your IP to include these changes.
Table 28. v8.0.0 2022.03.28
Quartus® Prime Version |
Description |
Impact |
22.1 |
Hardware testing support was added for the Performance design example. |
All design examples (PIO, SR-IOV, Performance) now have SCTH support. |
Debug Toolkit support was added for the Root Port mode. |
Both Endpoint and Root Port modes can now support the Debug Toolkit. |
Support for the Riviera* simulator was added. |
The P-tile IP for PCIe can now support the Riviera* simulator along with the Questa* and VCS* simulators. |
Table 29. P-Tile Avalon Streaming (Avalon-ST) IP for PCIe Support Matrix for Stratix® 10 DX DevicesEP = Endpoint, RP = Root Port, BP = TLP Bypass. Support level keys: S = simulation, C = compilation, T = timing, H = hardware, N/A = configuration not supported
Configuration |
PCIe IP Support |
Design Example Support |
Timing Support |
EP |
RP |
BP |
EP |
RP |
BP |
-1 |
-2 |
-3 |
Gen4 x16 512-bit |
S C T H |
S C T H |
S C T H |
S C T H |
N/A |
N/A |
400 MHz |
400 MHz |
N/A |
Gen4 x8/x8 256-bit |
S C T H |
N/A |
S C T H |
S C T H |
N/A |
N/A |
450 MHz |
450 MHz |
350 MHz |
Gen4 x4/x4/x4/x4 128-bit |
N/A |
S C T H |
S C T H |
N/A |
N/A |
N/A |
450 MHz |
450 MHz |
350 MHz |
Gen3 x16 512-bit |
S C T H |
S C T H |
S C T H |
S C T H |
N/A |
N/A |
250 MHz |
250 MHz |
250 MHz |
Gen3 x8/x8 256-bit |
S C T H |
N/A |
S C T H |
S C T H |
N/A |
N/A |
250 MHz |
250 MHz |
250 MHz |
Gen3 x4/x4/x4/x4 128-bit |
N/A |
S C T H |
S C T H |
N/A |
N/A |
N/A |
250 MHz |
250 MHz |
250 MHz |
Table 30. P-Tile Avalon Streaming (Avalon-ST) IP for PCIe Support Matrix for Agilex™ 7 DevicesEP = Endpoint, RP = Root Port, BP = TLP Bypass. Support level keys: S = simulation, C = compilation, T = timing, H = hardware, N/A = configuration not supported
Configuration |
PCIe IP Support |
Design Example Support |
Timing Support |
EP |
RP |
BP |
EP |
RP |
BP |
-1 |
-2 |
-3 |
-4 |
Gen4 x16 512-bit |
S C T H |
S C T H |
S C T H |
S C T H |
N/A |
N/A |
500 MHz |
500 MHz |
450 MHz |
N/A |
Gen4 x8/x8 256-bit |
S C T H |
N/A |
S C T H |
S C T H |
N/A |
N/A |
500 MHz |
500 MHz |
450 MHz |
350 MHz |
Gen4 x4/x4/x4/x4 128-bit |
N/A |
S C T H |
S C T H |
N/A |
N/A |
N/A |
500 MHz |
500 MHz |
450 MHz |
350 MHz |
Gen3 x16 512-bit |
S C T H |
S C T H |
S C T H |
S C T H |
N/A |
N/A |
250 MHz |
250 MHz |
250 MHz |
250 MHz |
Gen3 x8/x8 256-bit |
S C T H |
N/A |
S C T H |
S C T H |
N/A |
N/A |
250 MHz |
250 MHz |
250 MHz |
250 MHz |
Gen3 x4/x4/x4/x4 128-bit |
N/A |
S C T H |
S C T H |
N/A |
N/A |
N/A |
250 MHz |
250 MHz |
250 MHz |
250 MHz |