Visible to Intel only — GUID: aqv1583605772424
Ixiasoft
Answers to Top FAQs
1. Overview of the Intel® FPGA Power and Thermal Calculator
2. Estimating Power Consumption with the Intel® FPGA Power and Thermal Calculator
3. Intel® FPGA Power and Thermal Calculator Graphical User Interface
4. Intel® FPGA Power and Thermal Calculator Pages
5. Factors Affecting the Accuracy of the Intel® FPGA PTC
6. Intel® FPGA Power and Thermal Calculator User Guide Archive
7. Document Revision History for the Intel® FPGA Power and Thermal Calculator User Guide
A. Measuring Static Power
3.2.2.1. Using Design Hierarchies in the Intel® FPGA Power and Thermal Calculator
3.2.2.2. Entering Hierarchy Information Into the Intel® FPGA PTC
3.2.2.3. Exporting, Importing, Duplicating, Renaming, and Deleting Hierarchies in the Intel® FPGA PTC
3.2.2.4. Bulk Editing Hierarchies in the Intel FPGA PTC
4.1. Intel® FPGA PTC - Power Summary/Navigation
4.2. Intel® FPGA PTC - Common Page Elements
4.3. Intel® FPGA PTC - Main Page
4.4. Intel® FPGA PTC - Logic Page
4.5. Intel® FPGA PTC - RAM Page
4.6. Intel® FPGA PTC - DSP Page
4.7. Intel® FPGA PTC - Clock Page
4.8. Intel® FPGA PTC - PLL Page
4.9. Intel® FPGA PTC - I/O Page
4.10. Intel® FPGA PTC - Transceiver Page
4.11. Intel® FPGA PTC - HPS Page
4.12. Intel® FPGA PTC - Crypto Page
4.13. Intel FPGA PTC - NOC Page
4.14. Intel® FPGA PTC - HBM Page
4.15. Intel® FPGA PTC - Thermal Page
4.16. Intel® FPGA PTC - Report Page
Visible to Intel only — GUID: aqv1583605772424
Ixiasoft
4.14. Intel® FPGA PTC - HBM Page
The HBM data entry page of the Intel® FPGA Power and Thermal Calculator (PTC) shows the power information pertaining to high-bandwidth memory (HBM). This page is available for Agilex™ 7 M-series and Stratix® 10 devices only.
Column Heading | Description | |
---|---|---|
Entity Name | A user-editable field to name each entity of the design. | |
Full Hierarchy Name | Specify the hierarchical path relevant to this entry. This is an optional entry. When entering levels of hierarchy, the pipe character (|) denotes a level of hierarchy. | |
HBM ID | Select the top or bottom HBM stack in devices that include multiple stacks. | |
Channel ID | Selects a particular die in the stack. | |
PC0 Traffic Pattern | Select the traffic pattern that most closely matches your application. (PC0 and PC1 refer to the two pseudo-channels that each physical channel [0-7] is divided into; you can select different traffic patterns for each pseudo-channel.) Intel Stratix 10 devices only. | |
PC1 Traffic Pattern | Select the traffic pattern that most closely matches your application. (PC0 and PC1 refer to the two pseudo-channels that each physical channel [0-7] is divided into; you can select different traffic patterns for each pseudo-channel.) Intel Stratix 10 devices only. | |
Pseudo channel 0 | Read Rate % | Select to most closely match your application. Agilex™ 7 M-series devices only. |
Bandwidth % | ||
Page Hit Rate % | ||
Pseudo channel 1 | Read Rate % | Select to most closely match your application. Agilex™ 7 M-series devices only. |
Bandwidth % | ||
Page Hit Rate % | ||
User Comment | User Comment field. |
Figure 52. HBM Page of the Intel® FPGA PTC ( Stratix® 10 Devices)
Figure 53. HBM Page of the Intel® FPGA PTC ( Agilex™ 7 M-series Devices)
Related Information