Visible to Intel only — GUID: jom1572266703048
Ixiasoft
Answers to Top FAQs
1. Overview of the Intel® FPGA Power and Thermal Calculator
2. Estimating Power Consumption with the Intel® FPGA Power and Thermal Calculator
3. Intel® FPGA Power and Thermal Calculator Graphical User Interface
4. Intel® FPGA Power and Thermal Calculator Pages
5. Factors Affecting the Accuracy of the Intel® FPGA PTC
6. Intel® FPGA Power and Thermal Calculator User Guide Archive
7. Document Revision History for the Intel® FPGA Power and Thermal Calculator User Guide
A. Measuring Static Power
3.2.2.1. Using Design Hierarchies in the Intel® FPGA Power and Thermal Calculator
3.2.2.2. Entering Hierarchy Information Into the Intel® FPGA PTC
3.2.2.3. Exporting, Importing, Duplicating, Renaming, and Deleting Hierarchies in the Intel® FPGA PTC
3.2.2.4. Bulk Editing Hierarchies in the Intel FPGA PTC
4.1. Intel® FPGA PTC - Power Summary/Navigation
4.2. Intel® FPGA PTC - Common Page Elements
4.3. Intel® FPGA PTC - Main Page
4.4. Intel® FPGA PTC - Logic Page
4.5. Intel® FPGA PTC - RAM Page
4.6. Intel® FPGA PTC - DSP Page
4.7. Intel® FPGA PTC - Clock Page
4.8. Intel® FPGA PTC - PLL Page
4.9. Intel® FPGA PTC - I/O Page
4.10. Intel® FPGA PTC - Transceiver Page
4.11. Intel® FPGA PTC - HPS Page
4.12. Intel® FPGA PTC - Crypto Page
4.13. Intel FPGA PTC - NOC Page
4.14. Intel® FPGA PTC - HBM Page
4.15. Intel® FPGA PTC - Thermal Page
4.16. Intel® FPGA PTC - Report Page
Visible to Intel only — GUID: jom1572266703048
Ixiasoft
1.3. Definitions of Power Terms Used in this Document
The total power consumption of an Agilex™ or Stratix® 10 device consists of the following components:
- Static power—the power that the configured device consumes when powered up but no user clocks are operating. Static power is dependent on device size, device grade, power characteristics, and junction temperature. Static power excludes DC bias power of analog blocks, such as I/O and transceiver analog circuitry.
- Dynamic power—the additional power consumption of the device due to signal activity or toggling.
- Standby power
- For Stratix® 10 devices only—Additional power, independent of signal activity or toggling, that is consumed only when specific circuitry is enabled through configuration RAM settings. Standby power includes, but is not limited to, I/O and transceiver DC bias power.
- For Agilex™ FPGA portfolio devices—This power is included as part of the reported dynamic power.