Example 3— MAX® 10 (Dual Supply) FPGA
Note: Altera recommends that you create a Quartus® Prime design, enter your device I/O assignments, and compile the design. The Quartus® Prime software checks your pin connections according to I/O assignment and placement rules. The rules differ from one device to another based on device density, package, I/O assignments, voltage assignments, and other factors that are not fully described in this document or the device user guides.
Power Pin Name | Regulator Count | Voltage Level (V) | Supply Tolerance | Power Source | Regulator Sharing | Notes |
---|---|---|---|---|---|---|
VCC | 1 | 1.2 | ±50 mV | Switcher 3 | Share | You have the option to share VCCINT and VCCD_PLL with VCC using proper isolation filters. |
VCCINT | Isolate | |||||
VCCD_PLL | Isolate | |||||
VCCA | 2 | 2.5 | ±5% | Switcher3 | Share | You have the option to share VCCA_ADC with VCCA using proper isolation filters. |
VCCA_ADC | Isolate | |||||
VCCIO1B | 3 | 2.5 | ±5% | Switcher3 | Share | You have the option to share VCCIO1A with VCCIO1B using proper isolation filter. |
VCCIO1A | Isolate | |||||
VCCIO[2..8] | 4 | Varies | ±5% | Switcher3 | Share | Individual power rail. |
Note:
- Use the EPE (Early Power Estimation) tool to assist in determining the power required for your specific design.
- Each board design requires its own power analysis to determine the required power regulators needed to satisfy the specific board design requirements. An example block diagram using the MAX® 10 FPGA device is provided in the following figure.
- For LPDDR2 interface targeting 200 MHz, you need to constraint the memory device I/O and core power supply to ±3% variation.
- Refer to the MAX® 10 FPGA Configuration User Guide for maximum ramp rate requirement.
Figure 3. Example Power Supply Sharing Guidelines for MAX® 10 (Dual Supply) FPGA – Using the ADC Feature and VCCIO[2..8] Pins are Powered Up at 1.0 V/1.2 V/1.35 V/1.5 V/1.8 V/2.5 V/3.0 V/3.3 V
3 When using a switcher to supply these voltages, the switcher must be a low noise switcher as defined in Note 9 of the Notes to the MAX® 10 FPGA Pin Connection Guidelines.