Visible to Intel only — GUID: haf1471043541534
Ixiasoft
Visible to Intel only — GUID: haf1471043541534
Ixiasoft
3.6. Low Latency 40G for ASIC Proto Ethernet IP Core Testbench
Intel® provides a compilation-only example design and a testbench with most variations of the Low Latency 40G for ASIC Proto Ethernet IP core.
To generate the testbench, you must first set the parameter values for the IP core variation you intend to generate. If you do not set the parameter values identically, the testbench you generate might not exercise the IP core variation you generate. If your IP core variation does not meet the criteria for a testbench, the generation process does not create a testbench.