Visible to Intel only — GUID: hco1421694514719
Ixiasoft
2.1. Installing and Licensing Intel® FPGA IP Cores
2.2. IP Catalog and Parameter Editor
2.3. Specifying the IP Core Parameters and Options ( Intel® Quartus® Prime Pro Edition)
2.4. Simulating Intel® FPGA IP Cores
2.5. Simulating the FIR II IP Core Testbench in MATLAB
2.6. DSP Builder for Intel® FPGAs Design Flow
4.1. FIR II IP Core Interpolation Filters
4.2. FIR Decimation Filters
4.3. FIR II IP Core Time-Division Multiplexing
4.4. FIR II IP Core Multichannel Operation
4.5. FIR II IP Core Multiple Coefficient Banks
4.6. FIR II IP Core Coefficient Reloading
4.7. Reconfigurable FIR Filters
4.8. FIR II IP Core Interfaces and Signals
Visible to Intel only — GUID: hco1421694514719
Ixiasoft
4.4.3.2. Four Channels on Four Wires
Figure 21. Four Channels on Four Wires (Input)
Figure 22. Four Channels on Four Wires (Output)
This result appears to be vertical, but that is because the number of cycles is 1, so on each wire there is only space for one piece of data.
Figure 23. Four Channels on Four Wires with Double Clock Rate (Input)
Figure 24. Four Channels on Four Wires with Double Clock Rate (Output)