Visible to Intel only — GUID: dmi1442313591575
Ixiasoft
2.1. Installing and Licensing Intel® FPGA IP Cores
2.2. IP Catalog and Parameter Editor
2.3. Specifying the IP Core Parameters and Options ( Intel® Quartus® Prime Pro Edition)
2.4. Simulating Intel® FPGA IP Cores
2.5. Simulating the FIR II IP Core Testbench in MATLAB
2.6. DSP Builder for Intel® FPGAs Design Flow
4.1. FIR II IP Core Interpolation Filters
4.2. FIR Decimation Filters
4.3. FIR II IP Core Time-Division Multiplexing
4.4. FIR II IP Core Multichannel Operation
4.5. FIR II IP Core Multiple Coefficient Banks
4.6. FIR II IP Core Coefficient Reloading
4.7. Reconfigurable FIR Filters
4.8. FIR II IP Core Interfaces and Signals
Visible to Intel only — GUID: dmi1442313591575
Ixiasoft
3.5. FIR II IP Core Implementation Options
Parameter | Value | Description |
---|---|---|
Resource Optimization Settings | ||
Device Family | Menu of supported devices | The target device family. |
Speed grade | Fast, medium, slow | The speed grade of the target device to balance the size of the hardware against the resources required to meet the clock frequency. |
Memory Block Threshold | Integer | The balance of resources between LEs and small RAM block threshold in bits. |
Dual Port RAM Threshold | Integer | The balance of resources between small and medium RAM block threshold in bits. |
Large RAM Threshold | Integer | The balance of resources between medium and large RAM block threshold in bits. |
Hard Multiplier Threshold | Integer | The balance of resources between LEs and DSP block multiplier threshold in bits. The default value is -1. |
Resource Estimation | ||
Number of LUTs | - | Shows the number of LUTs. |
Number of DSPs | - | Shows the number of DSPs. |
Number of memory bits | - | Shows the number of memory bits. |