Added multi-stream support (MST, 1 to 4 source and sink streams). You can access this feature using these parameters:
- Support MST
- Max stream count
|
These changes are optional. If you do not upgrade your IP core, it does not have these new features. |
Added support for 4Kp60 resolution. |
Removed support for double reference clocks—162 MHz and 270 MHz—for transceiver clocking. |
Updated the design example with pixel clock recovery feature and 4Kp60 support. |
Added new signals. |
Added new source registers:
- 0×00a0 (DPTX_MST_CONTROL1)
- 0×00a2 (DPTX _MST_VCPTAB0)
- 0×00a3 (DPTX _MST_VCPTAB
- 0×00a3 (DPTX _MST_VCPTAB1)
- 0×00a4 (DPTX _MST_VCPTAB2)
- 0×00a5 (DPTX _MST_VCPTAB3)
- 0×00a6 (DPTX _MST_VCPTAB4)
- 0×00a7 (DPTX _MST_VCPTAB5)
- 0×00a8 (DPTX _MST_VCPTAB6)
- 0×00a9 (DPTX _MST_VCPTAB7)
- 0×00aa (DPTX _MST_TAVG_TS)
|
Added new sink registers:
- 0×0006 (DPRX_BER_CNTI0)
- 0×0007 (DPRX_BER_CNTI1)
- 0×00a0 (DPRX_MST_CONTROL1)
- 0×00a1 (DPRX_MST_STATUS1)
- 0×00a2 (DPRX _MST_VCPTAB0)
- 0×00a3 (DPRX _MST_VCPTAB1)
- 0×00a4 (DPRX _MST_VCPTAB2)
- 0×00a5 (DPRX _MST_VCPTAB3)
- 0×00a6 (DPRX _MST_VCPTAB4)
- 0×00a7 (DPRX _MST_VCPTAB5)
- 0×00a8 (DPRX _MST_VCPTAB6)
- 0×00a9 (DPRX _MST_VCPTAB7)
|
Changed the value of the following register bits:
- Source register
- 0×0000 - Bits RX_LINK_RATE
- 0×0001 - Bits RX_LINK_RATE
- 0×0002 - Bits RSTI3, RSTI2, RSTI1, RSTI0
- Sink register
- 0×0000 - Bits TX_LINK_RATE and ENHANCED_FRAME
|