Visible to Intel only — GUID: pde1458163287933
Ixiasoft
Visible to Intel only — GUID: pde1458163287933
Ixiasoft
3.1.1. Recommended Starting Point for HPS-to-FPGA Interface Designs
Depending on your topology, you can choose one of the two hardware reference designs as a starting point for your hardware design.
GUIDELINE: Intel recommends that you start with the Golden Hardware Reference Design (GHRD) as an example of interfacing the HPS to soft IP in the FPGA.
The Golden Hardware Reference Design (GHRD) has the optimum default settings and timing that you can use as a basis of your "getting started" system. After initial evaluation, you can move on to the Intel® Arria® 10 HPS-to-FPGA Bridge Design Example reference design to compare performance among the various FPGA-HPS interfaces.
Refer to Golden Hardware Reference Design (GHRD) for more information.
GUIDELINE: Intel recommends that you use the Intel® Arria® 10 HPS-to-FPGA Bridge Design Example reference design to determine your optimum burst length and data-width for accesses between FPGA logic and HPS.
The FPGA-to-HPS Bridges Design Example contains modular SGDMAs in the FPGA logic that allow you to program the burst length for data accesses from the FPGA logic to the HPS.