PCI* Express (PCIE) IP Core Resource Center
Intel® FPGA provides extensive documentation and support for the PCI Express MegaCore function to help you quickly and easily develop and debug PCI Express (PCIe) applications.
Literature
- PCI Express
- Arria® V GZ Hard IP for PCI Express user guide
- Arria® V Hard IP for PCI Express user guide
- Cyclone® V Hard IP for PCI Express user guide
- Stratix® V Hard IP for PCI Express user guide
- IP Compiler for PCI Express user guide (Arria® II GX and GZ, Cyclone® IV GX, and Stratix® IV GX)
- MegaCore IP library release notes
- Archive of intellectual property release notes
- Low-cost FPGA solutions for PCI Express implementation white paper
Application Notes
- AN 431: PCI Express–to-external memory reference design (Arria® GX and Stratix® II FPGAs)
- AN 443: External PHY support in PCI Express MegaCore functions
- AN 456: PCI Express high-performance reference design (Stratix IV GX, Stratix II GX, and Arria GX FPGAs)
- AN 532: An SOPC builder PCI Express design with GUI interface
Intel FPGA Knowledge Database
The Knowledge Database provides support solutions, answers to frequently asked questions, and information about known issues regarding the PCI Express MegaCore function.
See frequently viewed solutions:
- When the PCI Express hard IP block is enabled in Stratix IV GX devices, can I use all the other transceiver channels in a transceiver block?
- Can I use the PCI Express hard IP with an external PHY?
- PCI Express Compiler User Guide Version 9.0: Known Issues
- When I simulate the PCI Express (PIPE) x8 configuration in a Stratix IV GX device, why is the coreclkout [1] port always at logic low?
Find additional solutions on the PCI Express MegaCore function.
Online Training (LMS)
Development Kits
The following development kits are available for the PCI Express MegaCore function: