GTS Interlaken Intel® FPGA IP User Guide

ID 819200
Date 3/31/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.4. Reference and System PLL CLock for Your IP Design

Each GTS system must instantiate one GTS Reference. The GTS Reference Clocks Intel FPGA IP performs the following main function:
  1. Configure reference clock for FGT PMA:
    • Enable FGT reference clocks and specify the reference clock frequency
    • Specify FGT CDR output
When you design multiple interfaces or protocol-based IP cores within a single GTS, you must use only one instance of the GTS Reference Clock Intel FPGA IP core to configure:
  • All required reference clocks for FGT PMA to implement multiple interfaces within a single GTS.