GTS Interlaken Intel® FPGA IP User Guide

ID 819200
Date 3/31/2024
Public
Document Table of Contents

3. Parameter Settings

You customize the GTS Interlaken Intel® FPGA IP core using the IP parameter editor.
Table 10.  Main: General
Parameter Supported Values Default Setting Description
Meta fame length 128-8192 2048

Specifies the meta frame length in 64-bit (8-byte) words. Must be a power of two.

Smaller values shorten the time to achieve lock. Larger values reduce the overhead while transferring data, after the clock data recover (CDR) circuit achieves lock.

Number of lanes

4

8

8

This parameter specifies the number of lanes available for Interlaken communication.

The Interlaken IP supports various combinations of number of lanes and lane rates. Ensure that your parameter settings specify a supported combination. Refer to the Table: IP Supported Combinations of Number of Lanes and Data Rate in this document.

Data rate (Gbps)

6.25

12.5

12.5 Gbps

This parameter specifies the data rate on each lane.

The Interlaken IP supports various combinations of number of lanes and lane rates. Ensure that your parameter settings specify a supported combination. Refer to the Table: IP Supported Combinations of Number of Lanes and Data Rate in this document.

Transceiver reference clock frequency Multiple

156.25 MHz

This parameter specifies the expected frequency of the pll_ref_clk input clock.

If the actual frequency of the pll_ref_clk input clock does not match the value you specify for this parameter, the design fails in both simulation and hardware.

Enable M20K ECC support On

Off

Off

This parameter specifies whether your Interlaken IP variation supports the ECC feature in the M20K memory blocks that are configured as part of the IP.

You can turn this parameter on to enable single-error correct, double-adjacent-error correct, and triple-adjacent-error detect ECC functionality in the M20K memory blocks configured in your IP. This feature enhances data reliability but increases latency and resource utilization.

Enable debug endpoint for Datapath and PMA Avalon® memory-mapped interface

On

Off

Off When turned On, the GTS Interlaken Intel FPGA IP core includes an embedded Debug Endpoint that internally connects the Avalon memorymapped agent interface. The Debug Endpoint can access the reconfiguration space of the PMA interface block. it can perform certain tests and debug functions through JTAG using the System Console. This option may require that you include a jtag_debug link in the system.
Table 11.  In-Band Flow Control
Parameter Supported Values Default Setting Description
Include in-band flow control functionality On

Off

Off This parameter specifies whether your Interlaken IP includes an in-band flow control block.
Number of calendar pages 1

2

4

8

16

1

This parameter specifies the number of 16-bit pages of in-band flow control data that your Interlaken IP supports. This parameter is available if you turn on the Include in-band flow control functionality.

Each 16-bit calendar page includes 16 in-band flow control bits. The application determines the interpretation of the in-band flow control bits. The IP supports a maximum of 256 channels with in-band flow control.

If your design requires a different number of pages, select the lowest supported number of pages which is larger than the number required, and ignore any unused pages. For example, if your configuration requires three in-band flow control calendar pages, you can set this parameter to 4 and use pages 3, 2, and 1 while ignoring page 0.

Table 12.  Transceiver Settings
Transceiver Settings Parameter Supported Values Default Setting Description
TX scrambler seed 0x3ab1278890105cd

This parameter specifies the initial scrambler state. If you configure a single Interlaken IP on your device, you can use the default value of this parameter.

If you configure multiple Interlaken IPs, you must use a different initial scrambler state for each IP.

Select random values for each Interlaken IP. Each scrambler seed should have an approximately even mix of ones and zeros. The scrambler seeds should differ from the other scramblers in multiple spread out bit positions.

Table 13.  User Data Transfer Interface
Parameter Supported Values Default Setting Description
Transfer mode selection Packet

Interleaved

Packet Supports two modes for packet transfer flexibility and ASIC/ASSP/FPGA/SoC interoperability.
Number of segments 1,2 1 This parameter enables 1 or 2 segments depending on the total number of words.