Test Engine FPGA IP User Guide: Agilex™ 5 and Agilex™ 7 FPGAs

ID 817758
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.1. Remote Interface Signals

The remote interface ports are available only when the Remote Access > Configuration Interface parameter is set to Remote Access via JTAG.

Table 12.  Remote Signals
Port Name Width Direction Description
remote_inf_clk 1 Input Clock Input for the JTAG Remote Interface. This clock should be no higher than 300 MHz for timing.
remote_intf_reset_n 1 Input Reset input for the JTAG Remote Interface. Asserting this reset makes the Remote Interface inaccessible.