Test Engine FPGA IP User Guide: Agilex™ 5 and Agilex™ 7 FPGAs

ID 817758
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.10.2.3. ctrl_stat_lo

Table 49.  address=0x0068
Field Bits Access Default Description
trafficgen_reset [0:0] Read/Write 0

Write 1'b1 to assert reset for the traffic generation logic and write 1'b0 to de-assert reset.

Use this to rerun the traffic program or after updating the traffic program. This does not reset the CSRs.

Reserved [1:1] Read 0 Reserved bits.
Reserved [2:2] Read 0 Reserved bits.
driver_done [3:3] Read 0 Set to 1'b1 once driver completes traffic generation
driver_error [4:4] Read 0 Set to 1'b1 if driver encountered an error
stop_on_error [5:5] Read/Write 0 Set to 1'b1 to automatically stop traffic generation if an error is encountered
Reserved [6:6] Read 0 Reserved bits.
Reserved [31:7] Read 0 Reserved bits.