GTS Ethernet Intel® FPGA Hard IP User Guide: Agilex™ 5 FPGAs and SoCs
Visible to Intel only — GUID: xcl1741645410931
Ixiasoft
Visible to Intel only — GUID: xcl1741645410931
Ixiasoft
10. Simulate, Compile, and Validate (Dynamically Reconfigurable Ethernet Mode – MAC)
The single instance IP design example supports both 10GE/25GE Ethernet rates and demonstrates the basic functionality of the GTS Ethernet Intel® FPGA Hard IP with optional FEC.
Selected IP Parameter Settings | Value |
---|---|
Enable Auto-Negotiation and Link Training | |
Enable Auto-Negotiation and Link Training | Off |
Simulation Options | |
Enable fast simulation | On |
IP Tab-General Options | |
Ethernet Operation Mode | Dynamically Reconfigurable |
Number of Secondary Profiles | 1 |
Client interface | MAC Avalon® ST |
MAC Use Case | 1 Port MAC |
PMA reference frequency | 156.25 MHz |
System PLL frequency | 322.265625 MHz |
Enable Asynchronous Adapter Clocks | Off |
Enable Dedicated CDR Clock Output | Off |
Profile #0 > Port #0 IP Configuration | |
Ethernet Mode | 10G-1 |
FEC Mode | None |
Profile #0 > Port #0 IP Configuration | |
Ethernet Mode | 10G-1 |
FEC Mode | IEEE 802.3 BASE-R Firecode (CL74) |
Example Design Tab | |
Select Design | Single Instance of IP core |
Example Design Files | |
Simulation | Off |
Synthesis | Off |
Generated HDL Format | |
Generated File Format | Verilog |
Target Development Kit | |
Select Board | Agilex™ 5 FPGA E-Series 065B Premium Development Kit (ES1) |
Select Device Initialization Clock | OSC_CLK_1_125MHz |
For more information about steps on how to generate a design example, refer to the Generate GTS EHIP Design Example.
Section Content
Design Example Features
Design Example Components
Simulate the Design Example
Compile the Design Example
Validate the Design Example