Visible to Intel only — GUID: ano1698236256240
Ixiasoft
4.1.1. MAC Synchronous Clock Connections to Single Instance
4.1.2. MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Clock Connections to MAC Asynchronous Operation
4.1.4. Clock Connections in PTP-Based Synchronous Operation
4.1.5. Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.6. I/O PLL as System PLL
Visible to Intel only — GUID: ano1698236256240
Ixiasoft
5.3.2. OTN Mode
The GTS Ethernet Intel® FPGA Hard IP supports OTN mode in all Ethernet modes with optional RSFEC feature. The TX OTN datapath consists of:
- Alignment insertion—the TX PCS interface inserts alignment markers.
- Striper—enables logically sequential data to be segmented to increase data throughput.
Note: In OTN mode in 10GE Ethernet modes, scrambler is bypassed because the input data is expected to be scrambled The RX OTN datapath consists of an aligner block that enables the alignment of the incoming data.