Visible to Intel only — GUID: zpt1697542843400
Ixiasoft
4.1.1. MAC Synchronous Clock Connections to Single Instance
4.1.2. MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Clock Connections to MAC Asynchronous Operation
4.1.4. Clock Connections in PTP-Based Synchronous Operation
4.1.5. Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.6. I/O PLL as System PLL
Visible to Intel only — GUID: zpt1697542843400
Ixiasoft
4. Integrate GTS Ethernet Intel® FPGA Hard IP to the User Application
The block diagram below illustrates the signal interfaces of the GTS Ethernet Intel® FPGA Hard IP, which include clocking, reset, configuration, status signals, and TX/RX interfaces for Avalon-ST, MII, and PCS66. The following section describes these signals in detail.
Figure 7. GTS Ethernet Intel® FPGA Hard IP Interfaces