GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4. Integrate GTS Ethernet Intel® FPGA Hard IP to the User Application

The block diagram below illustrates the signal interfaces of the GTS Ethernet Intel® FPGA Hard IP, which include clocking, reset, configuration, status signals, and TX/RX interfaces for Avalon-ST, MII, and PCS66. The following section describes these signals in detail.

Figure 7.  GTS Ethernet Intel® FPGA Hard IP Interfaces