Visible to Intel only — GUID: jsw1683077877813
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA and FEC Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory Mapped Interface Signals
3.8.1. Reset Signal Requirements
3.8.2. Power On Reset Requirements
3.8.3. Reset Signals—Block Level
3.8.4. Run-time Reset Sequence—TX
3.8.5. Run-time Reset Sequence—RX
3.8.6. Run-time Reset Sequence—TX + RX
3.8.7. Run-time Reset Sequence—TX with FEC
3.8.8. RX Data Loss/CDR Lock Loss (Auto-Recovery)
3.8.9. TX PLL Lock Loss
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: jsw1683077877813
Ixiasoft
5.2. IP Parameters
The table below lists the IP parameters for the GTS Reset Sequencer Intel FPGA IP.
Figure 68. GTS Reset Sequencer Intel FPGA IP Parameter Editor
Parameter Name | Default | Range | Description |
---|---|---|---|
Enable PCIE and/or HPS USB3.1 only design | Off | On/Off |
Enable or disable the Enable PCIE and/or HPS USB3.1 only design setting per GTS Reset Sequencer Intel FPGA IP. Enable – Only the pma_cu_clk port is available from the GTS Reset Sequencer Intel FPGA IP. Disable – All ports are available from the GTS Reset Sequencer Intel FPGA IP.
Note: Enable this feature if you are using PCIe* only or HPS USB3.1 only or combination of both per side of the device.
|
Number of Reset Sequencer Lane(s) | 1 | 1 - 16 | Number of Reset Sequencer lanes per side of the device to be connected to the GTS Reset Sequencer Intel FPGA IP.
Note: The Number of Reset Sequencer Lane(s) parameter must be set to the exact number of reset sequencer request or grant signals used and you cannot leave them unconnected. The Number of Reset Sequencer Lane(s) parameter does not include PCIe* and HPS USB3.1 channels.
|
Number of Bank(s) | 1 | 1 - 4 | Number of banks per GTS Reset Sequencer Intel FPGA IP.
Note: The number of banks reflects the maximum allowable number of lanes in your design. The Number of Bank(s) parameter must be set to the exact number of transceiver banks used in your design and cannot be left unconnected.
|