Visible to Intel only — GUID: xcd1687299033545
Ixiasoft
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA and FEC Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory Mapped Interface Signals
3.8.1. Reset Signal Requirements
3.8.2. Power On Reset Requirements
3.8.3. Reset Signals—Block Level
3.8.4. Run-time Reset Sequence—TX
3.8.5. Run-time Reset Sequence—RX
3.8.6. Run-time Reset Sequence—TX + RX
3.8.7. Run-time Reset Sequence—TX with FEC
3.8.8. RX Data Loss/CDR Lock Loss (Auto-Recovery)
3.8.9. TX PLL Lock Loss
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
Visible to Intel only — GUID: xcd1687299033545
Ixiasoft
6.2.2. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Directory Structure
The example design RTL files are in the example_design/rtl directory and simulation files are in the example_design/testbench directory. The GTS PMA/FEC Direct PHY Intel FPGA IP example design generates the following files:
Directory Structure and File Name | Description |
---|---|
Key testbench and simulation files for the GTS PMA/FEC Direct PHY Intel FPGA IP Example Designs | |
<directphy_example_design>/example_design/rtl/top_tst.sv | Top-level testbench file. The testbench instantiates the top.v PMA direct design file. |
<directphy_example_design>/example_design/rtl/testwrap_pma_direct.sv | Test wrapper file that generates and receives the PRBS data stream as well as performs the TX and RX clock output frequency checks. |
Testbench scripts for the GTS PMA/FEC Direct PHY Intel FPGA IP Example Designs | |
<directphy_example_design>/example_design/testbench/run_vcs.sh | The VCS* script to run the testbench. |
<directphy_example_design>/example_design/testbench/run_xcelium.sh | The Xcelium* script to run the testbench. |
<directphy_example_design>/example_design/testbench/run_vsim.tcl | The QuestaSim* script to run the testbench. |