Visible to Intel only — GUID: kjb1701366953448
Ixiasoft
1. About the GTS JESD204C Intel® FPGA IP User Guide
2. Overview of the GTS JESD204C Intel® FPGA IP
3. Functional Description
4. Getting Started
5. Designing with the GTS JESD204C Intel® FPGA IP
6. GTS JESD204C Intel® FPGA IP Parameters
7. Interface Signals
8. Document Revision History for the GTS JESD204C Intel® FPGA IP User Guide
4.1. Installing and Licensing Intel® FPGA IP Cores
4.2. Intel® FPGA IP Evaluation Mode
4.3. IP Catalog and Parameter Editor
4.4. GTS JESD204C IP Component Files
4.5. Creating a New Quartus® Prime Project
4.6. Parameterizing and Generating the IP
4.7. Compiling the GTS JESD204C IP Design
4.8. Programming an FPGA Device
Visible to Intel only — GUID: kjb1701366953448
Ixiasoft
5.1. Configuring the GTS Reset Sequencer Intel® FPGA IP
In an Agilex™ 5 device, there is a new requirement to instantiate the GTS Reset Sequencer Intel® FPGA IP for proper transceiver reset operation. This IP can be found in the IP catalog and is required to be instantiated only once for each side of the device. Ensure to select the number of Lane parameter according to the total number of channels used for the particular side of the device this reset sequencer IP is instantiated for.
Note: For more information on connecting the GTS Reset Sequencer Intel® FPGA IP, refer to the Implementing the GTS Reset Sequencer Intel® FPGA IP section in the GTS Transceiver PHY User Guide.
Related Information