MIPI CSI-2 Intel® FPGA IP Design Example User Guide

ID 813931
Date 7/26/2024
Public

2.5.5.3. PHY-Protocol Interface (PPI) Loopback

This module allows looping back a MIPI PPI TX to a MIPI PPI RX. It acts as a basic simulation model for the MIPI D-PHY.