Visible to Intel only — GUID: bbs1712573214754
Ixiasoft
Visible to Intel only — GUID: bbs1712573214754
Ixiasoft
4.3.5. Limitations and Known Issues
The MIPI CSI-2 Intel® FPGA IP supports the mandatory feature set of the MIPI CSI-2 specification version 3.0 and the MIPI D-PHY specification version 2.5.
Intel recommends that you carefully follow the information provided in the MIPI D-PHY Intel® FPGA IP User Guide which details the supported features in Agilex™ 5 FPGAs and the MIPI D-PHY IP. It is particularly important to follow the guidance on D-PHY pin locations to ensure successful implementation.
In this release, the MIPI CSI-2 Intel® FPGA IP provides support for up to four virtual channels. CSI-2 Virtual Channel eXtension (VCX) is not supported, so packet headers must contain 8-bit ECC and 2-bit VC. The receiver supports up to four virtual channels in all data types except YUV420 formats.
The transmitter supports all data types except all YUV420 and YUV422 formats. The receiver supports all data types.
Scrambling and descrambling is supported by the transmitter and receiver for 2-, 4-, and 8-lane configurations.
Video line length and RX AXI-S line blanking must be an integer multiple of the CSI-2 data type packing multiple, for example, multiples of four pixels for RAW10, where four 10-bit pixels are packed into five bytes.