Intel Agilex® 7 General-Purpose I/O User Guide: M-Series

ID 772138
Date 9/11/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.2. HPS I/O Features

The I/O bank within the HPS interface supports single-ended IO standards.

Power Pins for the HPS I/O Buffers

The VCCIO_HPS pin powers the I/O buffers located in the HPS I/O bank within the HPS I/O interface.

HPS I/O Buffer Features

The HPS I/O buffer supports these features:

  • Programmable current strength
  • Programmable weak pull-up and pull-down resistor
  • Programmable open-drain output
  • Programmable slew rate
  • Schmitt Trigger input buffer
  • Programmable delay chain
  • On-die termination impedance