F-Tile Triple-Speed Ethernet Intel® FPGA IP User Guide

ID 741328
Date 4/03/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.4.1. Design Constraint File

The following table lists the recommended Intel® Quartus® Prime pin assignments that you can set in your design.

Table 10.  Recommended Intel® Quartus® Prime Pin Assignments
Pin Assignment Assignment Value Description Design Pin
FAST_INPUT_REGISTER ON To optimize I/O timing for MII, GMII and TBI interface. MII, GMII, RGMII, TBI input pins.
FAST_OUTPUT_REGISTER ON To optimize I/O timing for MII, GMII and TBI interface. MII, GMII, RGMII, TBI output pins.
IO_STANDARD High Speed Differential I/O I/O standard for FGT serial input and output pins. FGT transceiver serial input and output pins.
IO_STANDARD LVDS I/O standard for LVDS/IO serial input and output pins. LVDS/IO transceiver serial input and output pins.
GLOBAL_SIGNAL Global clock To assign clock signals to use the global clock network. Use this setting to guide the Intel® Quartus® Prime software in the fitter process for better timing closure.
  • clk and reset pins for MAC only (without internal FIFO).
  • clk and ref_clk input pins for MAC and PCS with transceiver (without internal FIFO).
GLOBAL_SIGNAL Regional clock To assign clock signals to use the regional clock network. Use this setting to guide the Intel® Quartus® Prime software in the fitter process for better timing closure.
  • rx_clk <n> and tx_clk <n> input pins for MAC only using MII/GMII interface (without internal FIFO).
  • rx_clk <n> input pin for MAC only using RGMII interface (without internal FIFO).