This user guide provides the features, architecture description, steps to instantiate, and guidelines about the Triple-Speed Ethernet Intel® FPGA IP for the Agilex™ 7 (F-Tile) devices.
Intended Audience
This document is intended for:
- Design architect to make IP selection during system level design planning phase
- Hardware designers when integrating the IP into their system level design
- Validation engineers during system level simulation and hardware validation phase
Related Documents
The following table lists other reference documents which are related to the
Triple-Speed Ethernet protocol.
Acronyms and Glossary
Table 2. Acronym List
Acronym |
Expansion |
AXI |
ARM corporation's Advanced Extensible Interface |
CDR |
Clock data recovery |
CRC |
Cyclic redundancy code |
CSR |
Control and Status Register |
FPGA |
Field Programmable Gate Array |
GMII |
Gigabit Media Independent Interface |
MAC |
Media Access Control |
MDIO |
Management data input/output |
MII |
Media Independent Interface |
PCS |
Physical coding sublayer |
PHY |
Physical layer |
PLL |
Phase-locked loop |
PMA |
Physical medium attachment |
RGMII |
Reduced Gigabit Media Independent Interface |
TBI |
Ten-bit interface |