Visible to Intel only — GUID: yow1630470923244
Ixiasoft
1. About the F-Tile JESD204C Intel® FPGA IP User Guide
2. Overview of the F-Tile JESD204C Intel® FPGA IP
3. Functional Description
4. Getting Started
5. Designing with the F-Tile JESD204C Intel® FPGA IP
6. F-Tile JESD204C Intel® FPGA IP Parameters
7. Interface Signals
8. Control and Status Registers
9. F-Tile JESD204C Intel® FPGA IP User Guide Archives
10. Document Revision History for the F-Tile JESD204C Intel® FPGA IP User Guide
4.1. Installing and Licensing Intel® FPGA IP Cores
4.2. Intel® FPGA IP Evaluation Mode
4.3. IP Catalog and Parameter Editor
4.4. F-Tile JESD204C IP Component Files
4.5. Creating a New Quartus® Prime Project
4.6. Parameterizing and Generating the IP
4.7. Compiling the F-Tile JESD204C IP Design
4.8. Programming an FPGA Device
Visible to Intel only — GUID: yow1630470923244
Ixiasoft
5.1. Reset Initialization
The F-Tile JESD204C base core and transport layer require various resets for the IP and transceiver. All the resets in the core assert asynchronously and deassert synchronously.
Reset Signal | Clock Domain | Description |
---|---|---|
j204c_tx_rst_n j204c_rx_rst_n |
Asynchronous | Assertion of these signals resets all logic in the IP (MAC, TL, FIFOs). |
j204c_tx_avs_rst_n j204c_rx_avs_rst_n |
TX/RX Avalon® memory-mapped reset for CSR (j204c_tx_avs_clk/j204c_rx_avs_clk) |
|
j204c_tx_rst_ack_n j204c_rx_rst_ack_n |
Asynchronous | These signals acknowledge the state of j204c_tx_rst_n and j204c_rx_rst_n. The reset sequence completion is indicated by the assertion of these signals. |
reconfig_xcvr_reset | Asynchronous | Transceiver reconfiguration clock. Active high signal. During duplex mode, both TX and RX share the same reconfiguration pins. Intel recommends that you tie this signal to tx_avs_rst_n. |