Visible to Intel only — GUID: zfu1630470824410
Ixiasoft
1. About the F-Tile JESD204C Intel® FPGA IP User Guide
2. Overview of the F-Tile JESD204C Intel® FPGA IP
3. Functional Description
4. Getting Started
5. Designing with the F-Tile JESD204C Intel® FPGA IP
6. F-Tile JESD204C Intel® FPGA IP Parameters
7. Interface Signals
8. Control and Status Registers
9. F-Tile JESD204C Intel® FPGA IP User Guide Archives
10. Document Revision History for the F-Tile JESD204C Intel® FPGA IP User Guide
4.1. Installing and Licensing Intel® FPGA IP Cores
4.2. Intel® FPGA IP Evaluation Mode
4.3. IP Catalog and Parameter Editor
4.4. F-Tile JESD204C IP Component Files
4.5. Creating a New Intel® Quartus® Prime Project
4.6. Parameterizing and Generating the IP
4.7. Compiling the F-Tile JESD204C IP Design
4.8. Programming an FPGA Device
Visible to Intel only — GUID: zfu1630470824410
Ixiasoft
5.1.1. F-Tile JESD204C TX Reset Sequence
Figure 8. F-Tile JESD204C TX Reset Sequence
The descriptions below correspond to the Figure 8:
- The user logic asserts the F-Tile JESD204C IP and configuration reset to the F-Tile JESD204C IP TX, j204c_tx_avs_rst_n = 0, j204c_tx_rst_n = 0, and reconfig_xcvr_reset = 1.
Note: If you assert j204c_tx_avs_rst_n and reconfig_xcvr_reset, j204c_tx_rst_n is required to be asserted as well. You can opt to assert j204c_tx_rst_n without asserting j204c_tx_avs_rst_n and reconfig_xcvr_reset.
- The user logic deassert j204c_tx_avs_rst_n and reconfig_xcvr_reset and perform configurations of the PHY and IP. At the same, wait for IOPLL to lock.
- After all relevant PHY channels are fully in reset, the IP core asserts j204c_tx_rst_ack_n to the user logic. Knowing the relevant channels are in proper reset states, the user logic can release the reset to the IP core when possible (j204c_tx_rst_n = 1). Use j204c_tx_rst_ack_n as an indicator to deassert j204c_tx_rst_n = 1.
- The user logic deasserts the IP reset (j204c_tx_rst_n = 1).
- The IP asserts j204c_tx_avst_ready = 1. The F-Tile JESD204C TX IP core is operational.
- At any time when you require a reset to the MAC and PHY, you must wait for j204c_tx_rst_ack_n = 1. Assertion of j204c_tx_rst_n = 0 resets the MAC and PHY in the IP core.
- The IP core asserts j204c_tx_rst_ack_n = 0 to indicate that reset sequence is complete.