Visible to Intel only — GUID: esc1417470669872
Ixiasoft
1.1. Features
1.2. IP Core Device Support
1.3. Resource Utilization and Performance
1.4. Functional Description
1.5. Parameter Settings
1.6. Installing and Licensing Intel® FPGA IP Cores
1.7. Customizing and Generating IP Cores
1.8. Document Revision History for Error Message Register Unloader Intel® FPGA IP IP Core User Guide
Visible to Intel only — GUID: esc1417470669872
Ixiasoft
1.4.3. Timing
The Error Message Register Unloader IP core requires two clock cycles for the device error message circuitry, plus the following additional Error Message Register Unloader input clock cycles to unload EMR content: N + 3 where N is the emr signal width.
- 122 clock cycles for Intel® Arria® 10 and Intel® Cyclone® 10 GX devices
- 70 clock cycles for Stratix® V, Arria® V, and Cyclone® V devices
- 49 clock cycles for Stratix® IV and Arria® II GZ/GX devices