E-tile Hard IP Intel® Agilex™ Design Example User Guide: Ethernet, E-tile CPRI PHY and Dynamic Reconfiguration

ID 683860
Date 9/26/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.1. Quick Start Guide

The E-Tile Dynamic Reconfiguration Design Example provides a simulation testbench and a hardware design example that supports compilation and hardware testing. When you generate the design example, the parameter editor automatically creates the files necessary to simulate the design in hardware.

In addition, you can download the compiled hardware design to the Intel Agilex F-Series Transceiver-SoC Development Kit.

Table 22.  List of Supported E-Tile Dynamic Reconfiguration Design Example Variants
Dynamic Reconfiguration Protocol Variant Simulation Hardware Design Example
10G/25G Ethernet Protocol 10G/25G with PTP and optional RS-FEC
10G/25G with optional RS-FEC
CPRI 10G/24G CPRI with optional RS-FEC
9.8G CPRI
25G Ethernet to CPRI Protocol 25G with PTP and optional RS-FEC
100G Ethernet Protocol 100G Ethernet MAC+PCS with optional RS-FEC
Note: The 100G PAM4 configuration is not supported.
Figure 28. Development Steps for the Design ExampleThe compilation-only example project cannot be configured in hardware.