Visible to Intel only — GUID: kly1462340711241
Ixiasoft
1. Stratix® 10 Variable Precision DSP Blocks Overview
2. Block Architecture Overview
3. Operational Mode Descriptions
4. Design Considerations
5. Stratix® 10 Variable Precision DSP Blocks Implementation Guide
6. Native Fixed Point DSP Stratix® 10 FPGA IP Core References
7. Multiply Adder IP Core References
8. ALTMULT_COMPLEX Intel® FPGA IP Core References
9. LPM_MULT Intel® FPGA IP Core References
10. Native Floating Point DSP Stratix® 10 FPGA IP References
11. LPM_DIVIDE (Divider) Intel FPGA IP Core
12. Stratix® 10 Variable Precision DSP Blocks User Guide Document Archives
13. Document Revision History for the Stratix® 10 Variable Precision DSP Blocks User Guide
2.1. Input Register Bank for Fixed-Point and Floating-Point Arithmetic
2.2. Pipeline Registers for Fixed-Point and Floating-Point Arithmetic
2.3. Pre-adder for Fixed-Point Arithmetic
2.4. Internal Coefficient for Fixed-Point Arithmetic
2.5. Multipliers for Fixed-Point and Floating-Point Arithmetic
2.6. Adder or Subtractor for Fixed-Point and Floating-Point Arithmetic
2.7. Accumulator, Chainout Adder, and Preload Constant for Fixed-Point Arithmetic
2.8. Systolic Register for Fixed-Point Arithmetic
2.9. Double Accumulation Register for Fixed-Point Arithmetic
2.10. Output Register Bank for Fixed-Point and Floating-Point Arithmetic
2.11. Exception Handling for Floating-Point Arithmetic
Visible to Intel only — GUID: kly1462340711241
Ixiasoft
9.3.3. Pipelining Tab
Parameter | Value | Default Value | Description |
---|---|---|---|
Do you want to pipeline the function? | |||
Pipeline | No Yes |
No | Select Yes to enable pipeline register to the multiplier's output. Enabling the pipeline register adds extra latency to the output. |
Latency | Any value greater than 0. | 1 | Specify the desired output latency in clock cycle. |
Clear Signal Type | NONE ACLR SCLR |
NONE | Specify the type of reset for the pipeline register. Select NONE if you do not use any pipeline register. Select ACLR to use asynchronous clear for the pipeline register. This generates ACLR port. Select SCLR to use synchronous clear for the pipeline register. This generates SCLR port. |
Create a 'clken' clock enable clock | Off On |
Off |
Specifies active high clock enable for the clock port of the pipeline register |
What type of optimization do you want? | |||
Type | Default Speed Area |
Default | Specify the desired optimization for the IP core. Select Default to let Quartus® Prime software to determine the best optimization for the IP core. |