Visible to Intel only — GUID: qvl1612969988218
Ixiasoft
1. Quick Start Guide
2. Design Example: Single IP Core Instantiation
3. Design Example: Single IP Core Instantiation with Precision Time Protocol
4. Design Example: Single IP Core Instantiation with Auto-Negotiation and Link Training
5. Design Example: Multiple IP Core Instantiation
6. Design Example: Two Separate Instances of Auto-Negotiation and Link Training and Ethernet IP Design
7. F-Tile Ethernet Intel® FPGA Hard IP Design Example User Guide Archives
8. Document Revision History for the F-Tile Ethernet Intel FPGA Hard IP Design Example User Guide
Visible to Intel only — GUID: qvl1612969988218
Ixiasoft
1.2. Directory Structure
The F-Tile Ethernet Intel FPGA Hard IP core design example file directories contain the following generated files for the design example.
Figure 7. Directory Structure for F-Tile Ethernet Intel FPGA Hard IP Design ExampleThe <ethernet_mode> refers to the selected Ethernet mode in the IP tab of the IP parameter editor.
Directory/File | Description |
---|---|
<design_example_dir>/hardware_test_design/eth_f_hw.qpf | Quartus® Prime project file. |
<design_example_dir>/hardware_test_design/eth_f_hw.qsf | Quartus® Prime setting file. |
<design_example_dir>/hardware_test_design/eth_f_hw.v | Design example top-level HDL. |
<design_example_dir>/hardware_test_design/eth_f_hw.sdc | Synopsys Design Constraints (SDC) file. |
<design_example_dir>/hardware_test_design/common | Hardware design example support files. |
<design_example_dir>/hardware_test_design/hwtest/main.tcl | Main file for accessing System Console. |
The Quartus® Prime software generates the design example files in the following folders:
- <design_example_dir>/ex_<ethernet_rate>G: IP core files
- <design_example_dir>/example_testbench: simulation files for testbench
- <design_example_dir>/hardware_test_design: hardware test design files