Visible to Intel only — GUID: vgo1401247169923
Ixiasoft
1. HDMI Intel® FPGA IP Quick Reference
2. HDMI Overview
3. HDMI Intel® FPGA IP Getting Started
4. HDMI Hardware Design Examples
5. HDMI Source
6. HDMI Sink
7. HDMI Parameters
8. HDMI Simulation Example
9. HDMI Intel® FPGA IP User Guide Archives
10. Document Revision History for the HDMI Intel® FPGA IP User Guide
4.3.1.1. Transceiver Native PHY (RX)
4.3.1.2. PLL Intel FPGA IP Cores
4.3.1.3. PLL Reconfig Intel FPGA IP Core
4.3.1.4. Multirate Reconfig Controller (RX)
4.3.1.5. Oversampler (RX)
4.3.1.6. DCFIFO
4.3.1.7. Sink Display Data Channel (DDC) & Status and Control Data Channel (SCDC)
4.3.1.8. Transceiver Reconfiguration Controller
4.3.1.9. VIP Bypass and Audio, Auxiliary and InfoFrame Buffers
4.3.1.10. Transceiver Native PHY (TX)
4.3.1.11. Transceiver PHY Reset Controller
4.3.1.12. Oversampler (TX)
4.3.1.13. Clock Enable Generator
4.3.1.14. Platform Designer System
5.1. Source Functional Description
5.2. Source Interfaces
5.3. Source Clock Tree
5.4. Link Training Procedure
5.5. FRL Clocking Scheme
5.6. Valid Video Data
5.7. Source Deep Color Implementation When Support FRL = 0
5.8. Source Deep Color Implementation When Support FRL = 1
5.9. Variable Refresh Rate (VRR) and Auto Low Latency Mode (ALLM)
5.1.1. Source Scrambler, TMDS/TERC4 Encoder
5.1.2. Source Video Resampler
5.1.3. Source Window of Opportunity Generator
5.1.4. Source Auxiliary Packet Encoder
5.1.5. Source Auxiliary Packet Generators
5.1.6. Source Auxiliary Data Path Multiplexers
5.1.7. Source Auxiliary Control Port
5.1.8. Source Audio Encoder
5.1.9. HDCP 1.4 TX Architecture
5.1.10. HDCP 2.3 TX Architecture
5.1.11. FRL Packetizer
5.1.12. FRL Character Block and Super Block Mapping
5.1.13. Reed-Solomon (RS) Forward Error Correction (FEC) Generation and Insertion
5.1.14. FRL Scrambler and Encoder
5.1.15. Source FRL Resampler
5.1.16. TX Oversampler
5.1.17. Clock Enable Generator
5.1.18. I2C Master
6.1.1. Sink Word Alignment and Channel Deskew
6.1.2. Sink Descrambler, TMDS/TERC4 Decoder
6.1.3. Sink Auxiliary Decoder
6.1.4. Sink Auxiliary Packet Capture
6.1.5. Sink Video Resampler
6.1.6. Sink Auxiliary Data Port
6.1.7. Sink Audio Decoder
6.1.8. Status and Control Data Channel (SCDC) Interface
6.1.9. HDCP 1.4 RX Architecture
6.1.10. HDCP 2.3 RX Architecture
6.1.11. FRL Depacketizer
6.1.12. Sink FRL Character Block and Super Block Demapper
6.1.13. Sink FRL Descrambler and Decoder
6.1.14. Sink FRL Resampler
6.1.15. RX Oversampler
6.1.16. I2C Slave
6.1.17. I2C and EDID RAM Blocks
6.1.18. Variable Refresh Rate(VRR) and Auto Low Latency Mode (ALLM)
Visible to Intel only — GUID: vgo1401247169923
Ixiasoft
6.1.6. Sink Auxiliary Data Port
The auxiliary port is attached to external memory. This port allows you to write packets to memory for use outside the HDMI core.
The core calculates the address for the data port using the header byte of the received packet. The core writes packet types 0–15 into a contiguous memory region.
Figure 50. Typical Application of AUX Packet Register InterfaceThe figure below shows a typical application of the auxiliary data port.
Memory Start Address | Packet Name |
---|---|
0 | NULL PACKET |
4 | Audio Clock Regeneration (N/CTS) |
8 | Audio Sample |
12 | General Control |
16 | ACP Packet |
20 | ISRC1 Packet |
24 | ISRC2 Packet |
28 | One Bit Audio Sample Packet 5.3.9 |
32 | DST Audio Packet |
36 | High Bitrate (HBR) Audio Stream Packet |
40 | Gamut Metadata Packet |
44 | 3D Audio Sample Packet |
48 | One Bit 3D Audio Sample Packet |
52 | Audio Metadata Packet |
56 | Multi-Stream Audio Sample Packet |
60 | One Bit Multi-Stream Audio Sample Packet |
64 | Vendor-Specific InfoFrame |
68 | AVI InfoFrame |
72 | Source Product Descriptor InfoFrame |
76 | Audio InfoFrame |
80 | MPEG Source InfoFrame |
84 | TSC VBI InfoFrame |
88 | Dynamic Range and Mastering InfoFrame |
Word Offset | Byte Offset | ||||||||
---|---|---|---|---|---|---|---|---|---|
8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
0 | PB22 | PB21 | PB15 | PB14 | PB8 | PB7 | PB1 | PB0 | HB0 |
1 | PB24 | PB23 | PB17 | PB16 | PB10 | PB9 | PB3 | PB2 | HB1 |
2 | PB26 | PB25 | PB19 | PB18 | PB12 | PB11 | PB5 | PB4 | HB2 |
3 | BCH3 | PB27 | BCH2 | PB20 | BCH1 | PB13 | BCH0 | PB6 | HBCH0 |
Note: The packet fields (PB0-PB26) are described in the HDMI 1.4b Specification (Chapter 8.2.1).