Visible to Intel only — GUID: psp1645063936305
Ixiasoft
1. Intel Agilex® 7 F-Series and I-Series General-Purpose I/O Overview
2. Intel Agilex® 7 F-Series and I-Series GPIO Banks
3. Intel Agilex® 7 F-Series and I-Series HPS I/O Banks
4. Intel Agilex® 7 F-Series and I-Series SDM I/O Banks
5. Intel Agilex® 7 F-Series and I-Series I/O Troubleshooting Guidelines
6. Intel Agilex® 7 F-Series and I-Series General-Purpose I/O IPs
7. Programmable I/O Features Description
8. Documentation Related to the Intel Agilex® 7 General-Purpose I/O User Guide: F-Series and I-Series
9. Document Revision History for the Intel Agilex® 7 General-Purpose I/O User Guide: F-Series and I-Series
2.5.1. VREF Sources and VREF Pins
2.5.2. I/O Standards Implementation Based on VCCIO_PIO Voltages
2.5.3. OCT Calibration Block Requirement
2.5.4. I/O Pins Placement Requirements
2.5.5. I/O Standard Selection and I/O Bank Supply Compatibility Check
2.5.6. Simultaneous Switching Noise
2.5.7. Special Pins Requirement
2.5.8. External Memory Interface Pin Placement Requirements
2.5.9. HPS Shared I/O Requirements
2.5.10. Clocking Requirements
2.5.11. SDM Shared I/O Requirements
2.5.12. Unused Pins
2.5.13. Voltage Setting for Unused GPIO Banks
2.5.14. GPIO Pins During Power Sequencing
2.5.15. Drive Strength Requirement for GPIO Input Pins
2.5.16. Maximum DC Current Restrictions
2.5.17. 1.2 V I/O Interface Voltage Level Compatibility
2.5.18. GPIO Pins for the Avalon® Streaming Interface Configuration Scheme
2.5.19. Maximum True Differential Signaling Receiver Pairs Per I/O Lane
6.1.1. Release Information for GPIO Intel® FPGA IP
6.1.2. Generating the GPIO Intel® FPGA IP
6.1.3. GPIO Intel® FPGA IP Parameter Settings
6.1.4. GPIO Intel® FPGA IP Interface Signals
6.1.5. GPIO Intel® FPGA IP Architecture
6.1.6. Verifying Resource Utilization and Design Performance
6.1.7. GPIO Intel® FPGA IP Timing
6.1.8. GPIO Intel® FPGA IP Design Examples
Visible to Intel only — GUID: psp1645063936305
Ixiasoft
2.2.3. Programmable I/O Element Features for the GPIO Bank
I/O Standard | Slew Rate Control | De-Emphasis3 | I/O Delay |
---|---|---|---|
SSTL-12 |
|
|
Refer to the device data sheet |
HSTL-12 | |||
HSUL-12 | |||
Differential SSTL-12 | |||
Differential HSTL-12 | |||
Differential HSUL-12 | |||
POD-12 |
|
|
Refer to the device data sheet |
Differential POD12 | |||
1.2 V LVCMOS |
|
— | Refer to the device data sheet |
1.5 V True Differential Signaling | — | — | Refer to the device data sheet |
I/O Standard | Open Drain Output | Bus Hold | Weak Pull-Up Resistor |
---|---|---|---|
1.2 V LVCMOS |
|
|
|
I/O Standard | Pre-Emphasis | Differential Output Voltage |
---|---|---|
1.5 V True Differential Signaling |
|
|
Section Content
Guidelines: Programmable Output Slew Rate Control
Guidelines: Programmable Open-Drain Output
Guidelines: Programmable Bus-Hold
Guidelines: Programmable Pull-Up Resistor
Guidelines: Programmable De-Emphasis
3 Only available if you use the Fast slew rate setting