Intel Agilex® 7 General-Purpose I/O User Guide: F-Series and I-Series

ID 683780
Date 4/19/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.2.2. GPIO Buffer Behavior

Table 3.   GPIO Pins Guideline for Different Pin States
GPIO Pin State
Not turned on Powering up Fully powered up Configuration mode User mode Powering down

Pin voltage must not exceed VCCIO_PIO or 1.2 V, whichever is lower.

  • Pin voltage must not exceed VCCIO_PIO or 1.2 V, whichever is lower.
  • After full VCC power up, the pins are tri-stated with weak pull-up enabled.

All pins are tri-stated with weak pull-up enabled.

All pins are tri-stated with weak pull-up enabled.

Valid data transactions can be initiated.

  • Pin voltage must not exceed VCCIO_PIO or 1.2 V, whichever is lower.
  • When the VCCIO_PIO and VCC power rails are powering down, the I/O pin signals measure between ground and the VCCIO_PIO voltage levels.
Note: After the F-Series and I-Series devices fully power up, input signals of the I/O pins must not exceed the maximum DC input voltage specified in the device data sheet.