Visible to Intel only — GUID: soa1576617742259
Ixiasoft
1. Overview
2. CvP Description
3. CvP Topologies
4. Design Considerations
5. CvP Driver and Registers
6. Understanding the Design Steps for CvP Initialization using the Supported PCIe Tile in Intel® Agilex™ Devices
7. Intel® Agilex™ Device Configuration via Protocol (CvP) Implementation User Guide Archives
8. Document Revision History for the Intel® Agilex™ Device Configuration via Protocol (CvP) Implementation User Guide
5.3.1. Vendor Specific Capability Header Register
5.3.2. Vendor Specific Header Register
5.3.3. Intel® Marker Register
5.3.4. User Configurable Device/Board ID Register
5.3.5. CvP Status Register
5.3.6. CvP Mode Control Register
5.3.7. CvP Data Registers
5.3.8. CvP Programming Control Register
5.3.9. CvP Credit Register
Visible to Intel only — GUID: soa1576617742259
Ixiasoft
2.1. Configuration Images
In CvP, you split your bitstream into two images: periphery image and core image.
You use the Intel® Quartus® Prime Pro Edition software to generate the images:
- Periphery image (*.periph.jic) — contains only CvP PCIe core. The entire periphery image is static and cannot be reconfigured.
- Core image (*.core.rbf) — contains the entire device except the CvP PCIe core. The maximum size of the *.core.rbf file does not exceed the configuration bit stream size for the FPGA configuration stipulated in device datasheet.