Visible to Intel only — GUID: bmv1478667675363
Ixiasoft
Visible to Intel only — GUID: bmv1478667675363
Ixiasoft
3.2.4.2. LL 40GbE IP Core RX Data Bus with Adapters (Avalon-ST Interface)
The LL 40GbE IP core RX datapath employs the Avalon-ST protocol. The Avalon-ST protocol is a synchronous point-to-point, unidirectional interface that connects the producer of a data stream (source) to a consumer of data (sink). The key properties of this interface include:
- Start of packet (SOP) and end of packet (EOP) signals delimit frame transfers.
- The SOP must always be in the MSB, simplifying the interpretation and processing of data you receive on this interface.
- A valid signal qualifies signals from source to sink.
The RX MAC acts as a source and the client acts as a sink in the receive direction.
Name |
Direction |
Description |
---|---|---|
l4_rx_data[255:0] | Output |
RX data. |
l4_rx_empty[4:0] | Output |
Indicates the number of empty bytes on l4_rx_data[255:0] when l4_rx_endofpacket is asserted, starting from the least significant byte (LSB). |
l4_rx_startofpacket | Output |
When asserted, indicates the start of a packet. The packet starts on the MSB. |
l4_rx_endofpacket | Output |
When asserted, indicates the end of packet. In the case of an undersized packet, l4_rx_startofpacket and l4_rx_endofpacket could be asserted in the same clock cycle. |
l4_rx_error[5:0] | Output | Reports certain types of errors in the Ethernet frame whose contents are currently being transmitted on the client interface. This signal is valid in EOP cycles only. To ensure you can identify the corresponding packet, you must turn on Enable alignment EOP on FCS word in the LL 40GbE parameter editor. The individual bits report different types of errors:
|
l4_rx_valid | Output |
When asserted, indicates that RX data is valid. Only valid between the l4_rx_startofpacket and l4_rx_endofpacket signals. |
l4_rx_fcs_valid | Output |
When asserted, indicates that FCS is valid. |
l4_rx_fcs_error | Output |
When asserted, indicates an FCS error condition. The IP core asserts the l4_rx_fcs_error signal only when it asserts the l4_rx_fcs_valid signal. Runt frames always force an FCS error condition. However, if a packet is eight bytes or smaller, it is considered a decoding error and not a runt frame, and the IP core does not flag it as a runt. |
l4_rx_status[2:0] | Output | Indicates the IP core received a control frame on the Ethernet link. This signal identifies the type of control frame the IP core is passing through to the client interface. This signal is valid in EOP cycles only. To ensure you can identify the corresponding packet, you must turn on Enable alignment EOP on FCS word in the LL 40GbE parameter editor. The individual bits report different types of received control frames:
|