Visible to Intel only — GUID: rgu1583952719039
Ixiasoft
4.2.8.1. eCPRI Message Type 0- IQ Data Transfer
4.2.8.2. eCPRI Message Type 1- Bit Sequence Transfer
4.2.8.3. eCPRI Message Type 2- Real Time Control Data
4.2.8.4. eCPRI Message Type 3- Generic Data Transfer
4.2.8.5. eCPRI Message Type 4- Remote Memory Access
4.2.8.6. eCPRI Message Type 5- One-Way Delay Measurement
4.2.8.7. eCPRI Message Type 6- Remote Reset
4.2.8.8. eCPRI Message Type 7- Event Indication
4.2.8.9. eCPRI Message Type 64- 255 Vendor Specific
5.1. eCPRI IP Clock Signals
5.2. Power, Reset, and Firewalls Signals
5.3. TX Time of Day Interface
5.4. RX Time of Day Interface
5.5. Interrupt
5.6. Configuration Avalon® Memory-Mapped Interface
5.7. Ethernet MAC Source Interface
5.8. Ethernet MAC Sink Interface
5.9. External ST Source Interface
5.10. External ST Sink Interface
5.11. eCPRI IP Source Interface
5.12. eCPRI IP Sink Interface
5.13. Miscellaneous Interface Signals
5.14. IWF Type 0 eCPRI Interface
5.15. IWF Type 0 CPRI MAC Interface
5.15.1. CPRI 32-bit IQ Data TX Interface
5.15.2. CPRI 64-bit IQ Data TX Interface
5.15.3. CPRI 32-bit Ctrl_AxC TX Interface
5.15.4. CPRI 64-bit Ctrl_AxC TX Interface
5.15.5. CPRI 32-bit Vendor Specific TX Interface
5.15.6. CPRI 64-bit Vendor Specific TX Interface
5.15.7. CPRI 32-bit Real-time Vendor Specific TX Interface
5.15.8. CPRI 64-bit Real-time Vendor Specific TX Interface
5.15.9. CPRI Gigabit Media Independent Interface (GMII)
5.15.10. CPRI IP L1 Control and Status Interface
Visible to Intel only — GUID: rgu1583952719039
Ixiasoft
1.3. eCPRI Intel® FPGA IP Device Speed Grade Support
The eCPRI Intel® FPGA IP core supports the following speed grades.
Device | Core Speed Grade |
---|---|
Agilex™ 9 with F-tile | –2 and –1 |
Agilex™ 7 with F-tile | –3, –2 and –1 |
Agilex™ 7 with E-tile | –2 and –1 |
Agilex™ 5 | –1 |
Stratix® 10 with E-tile | –2 and –1 |
Stratix® 10 with H-tile | –2 and –1 |
Arria® 10 | –2 and –1 |