Low Latency 50G Ethernet Intel® FPGA IP User Guide: Stratix® 10 Devices

ID 683675
Date 4/09/2024
Public
Document Table of Contents

1.6. Performance and Resource Utilization

The following table shows the typical device resource utilization for selected configurations using the current version of the Quartus® Prime Pro Edition software. With the exception of M20K memory blocks, the numbers of ALMs and logic registers are rounded up to the nearest 100. The timing margin for this IP core is a minimum of 15%.

Table 5.  IP Core Variation Encoding for Resource Utilization Table"On" indicates the parameter is turned on. The symbol "—" indicates the parameter is turned off or not available.
IP Core Variation A B C
Parameter
Read Latency 0 0 3
Enable TX CRC insertion On On
Enable link fault generation On
Enable preamble passthrough On
Enable MAC statistics counters On On
Enable Strict SFD check On
Enable MAC Flow Control On
Table 6.  IP Core FPGA Resource Utilization for Low Latency 50G Ethernet Core for the Stratix® 10 DevicesLists the resources and expected performance for selected variations of the Low Latency 50G Ethernet core.

These results were obtained using the Quartus® Prime Pro Edition software v20.4.

  • The numbers of ALMs and logic registers are rounded up to the nearest 100.
  • The numbers of ALMs, before rounding, are the ALMs needed numbers from the Quartus® Prime Fitter Report.
IP Core Variation ALMs Dedicated Logic Registers M20K Memory Blocks
A 8700 21200 0
B 12300 29000 0
C 12600 29400 0