Visible to Intel only — GUID: sam1456147863954
Ixiasoft
1. Intel® MAX® 10 Analog to Digital Converter Overview
2. Intel® MAX® 10 ADC Architecture and Features
3. Intel® MAX® 10 ADC Design Considerations
4. Intel® MAX® 10 ADC Implementation Guides
5. Modular ADC Core Intel® FPGA IP and Modular Dual ADC Core Intel® FPGA IP References
6. Intel® MAX® 10 Analog to Digital Converter User Guide Archives
7. Document Revision History for Intel® MAX® 10 Analog to Digital Converter User Guide
2.2.1.1. Configuration 1: Standard Sequencer with Avalon-MM Sample Storage
2.2.1.2. Configuration 2: Standard Sequencer with Avalon-MM Sample Storage and Threshold Violation Detection
2.2.1.3. Configuration 3: Standard Sequencer with External Sample Storage
2.2.1.4. Configuration 4: ADC Control Core Only
5.4.1. Command Interface of Modular ADC Core and Modular Dual ADC Core
5.4.2. Response Interface of Modular ADC Core and Modular Dual ADC Core
5.4.3. Threshold Interface of Modular ADC Core and Modular Dual ADC Core
5.4.4. CSR Interface of Modular ADC Core and Modular Dual ADC Core
5.4.5. IRQ Interface of Modular ADC Core and Modular Dual ADC Core
5.4.6. Peripheral Clock Interface of Modular ADC Core and Modular Dual ADC Core
5.4.7. Peripheral Reset Interface of Modular ADC Core and Modular Dual ADC Core
5.4.8. ADC PLL Clock Interface of Modular ADC Core and Modular Dual ADC Core
5.4.9. ADC PLL Locked Interface of Modular ADC Core and Modular Dual ADC Core
Visible to Intel only — GUID: sam1456147863954
Ixiasoft
2.5.1. Fixed ADC Logic Simulation Output
By default, the Enable user created expected output file option in the Modular ADC Core or Modular Dual ADC Core IP core is disabled. The ADC simulation always output a fixed value for each ADC channel, including the analog and TSD channels. The values are different for single and dual ADC devices.
Channel | Expected Output Data (Decimal Value) |
---|---|
CH0 | 0 |
CH1 | 1 |
CH2 | 2 |
CH3 | 3 |
CH4 | 4 |
CH5 | 5 |
CH6 | 6 |
CH7 | 7 |
CH8 | 8 |
CH9 | 9 |
CH10 | 10 |
CH11 | 11 |
CH12 | 12 |
CH13 | 13 |
CH14 | 14 |
CH15 | 15 |
CH16 | 16 |
TSD | 3615 |
Channel | Expected Output Data (Decimal Value) | |
---|---|---|
ADC1 | ADC2 | |
CH0 | 10 | 20 |
CH1 | 11 | 21 |
CH2 | 12 | 22 |
CH3 | 13 | 23 |
CH4 | 14 | 24 |
CH5 | 15 | 25 |
CH6 | 16 | 26 |
CH7 | 17 | 27 |
CH8 | 18 | 28 |
TSD | 3615 | — (No TSD in ADC2) |