Visible to Intel only — GUID: sam1393999828028
Ixiasoft
Visible to Intel only — GUID: sam1393999828028
Ixiasoft
5.1. Modular ADC Core Parameters Settings
Parameter | Allowed Values | Description |
---|---|---|
Core Variant |
|
Selects the core configuration for the Modular ADC Core IP core. |
Debug Path |
|
Enables the debug path. |
Generate IP for which ADCs of this device? |
|
For devices that have two ADC blocks, specifies which ADC block you want to instantiate using the IP core. |
ADC Sample Rate | 25 kHz, 50 kHz, 100 kHz, 200 kHz, 250 kHz, 500 kHz, and 1 MHz | Specifies the ADC sampling rate. The sampling rate you select affects which ADC input clock frequencies are available. Refer to the related information for more details about the sampling rate and the required settling time. |
ADC Input Clock | 2 MHz, 10 MHz, 20 MHz, 40 MHz, and 80 MHz | Specifies the frequency of the PLL clock counter zero (c0) clock supply for the ADC core clock.
For valid ADC sampling rate and input clock frequencies combinations, refer to the related information. |
Reference Voltage Source |
|
Specifies the source of voltage reference for the ADC:
|
External Reference Voltage |
|
Specifies the voltage of ADC_VREF pin if you use it as reference voltage to the ADC. |
Enable user created expected output file |
|
Specifies the source of output data for ADC logic simulation:
For more information about user-specified ADC logic simulation output, refer to the related information. |
Parameter | Allowed Values | Description |
---|---|---|
Use Channel 0 (Dedicated analog input pin - ANAIN) (CH0 tab) |
|
Enables the dedicated analog input pin. |
User created expected output file | — | Specifies user-created stimulus input file to simulate the output data for the channel. This option is available for each enabled channel except the TSD if you select Enable user created expected output file. |
Use Channel N (Each channel in its own tab) |
|
Enables the dual-function analog input, where N is:
|
Use on-chip TSD (TSD tab) |
|
Specifies that the IP core reads the built-in temperature sensor in the ADC. If you turn on this option, the ADC sampling rate is up to 50 kHz when it reads the temperature measurement. After it completes the temperature reading, the ADC sampling rate is up to 1 MHz. |
Enable Maximum threshold for Channel N (Each channel in its own tab) |
|
Enables the maximum threshold feature for the channel. This option is available only if you select the Standard sequencer with Avalon-MM sample storage and threshold violation detection core variant. |
Enable Maximum threshold for on-chip TSD (TSD tab) |
|
Enables the maximum threshold feature for the TSD. This option is available only if you select the Standard sequencer with Avalon-MM sample storage and threshold violation detection core variant. |
Enter Maximum Threshold for Channel N (Each channel in its own tab, including channel 0) |
Depends on reference voltage | Specifies the maximum threshold value in Volts. This setting is available only if you select the Standard sequencer with Avalon-MM sample storage and threshold violation detection core variant. |
Enter Maximum Threshold for on-chip TSD (TSD tab) |
— | Specifies the maximum threshold value in Celsius. This setting is available only if you select the Standard sequencer with Avalon-MM sample storage and threshold violation detection core variant. |
Enable Minimum threshold for Channel N (Each channel in its own tab, including channel 0) |
|
Enables the minimum threshold feature for the channel. This option is available only if you select the Standard sequencer with Avalon-MM sample storage and threshold violation detection core variant. |
Enable Minimum threshold for on-chip TSD (TSD tab) |
|
Enables the minimum threshold feature for the TSD. This option is available only if you select the Standard sequencer with Avalon-MM sample storage and threshold violation detection core variant. |
Enter Minimum Threshold for Channel N (Each channel in its own tab, including channel 0) |
Depends on reference voltage | Specifies the minimum threshold value in Volts. This setting is available only if you select the Standard sequencer with Avalon-MM sample storage and threshold violation detection core variant. |
Enter Minimum Threshold for on-chip TSD (TSD tab) |
— | Specifies the minimum threshold value in Celsius. This setting is available only if you select the Standard sequencer with Avalon-MM sample storage and threshold violation detection core variant. |
Enable Prescaler for Channel N |
|
Enables the prescaler function, where N is:
|
Parameter | Allowed Values | Description |
---|---|---|
Number of slot used | 1 to 64 | Specifies the number of conversion sequence slots to use. The Conversion Sequence Channels section displays the slots available according to the number of slots you select here. |
Slot N | Enabled channel number (CH N) | Specifies which enabled ADC channel to use for the slot in the sequence. The selection option lists the ADC channels that you turned on in the Channels parameter group. |