Intel® MAX® 10 Analog to Digital Converter User Guide

ID 683596
Date 1/03/2024
Public
Document Table of Contents

5.4.4. CSR Interface of Modular ADC Core and Modular Dual ADC Core

The CSR interface is an Avalon® memory-mapped slave interface.
Table 29.  CSR Interface Signals
Signal Width (Bit) Description
address 1 or 7

Avalon® memory-mapped address bus. The address bus width is in the unit of word addressing:

  • altera_adc_sample_store core—address width is seven
  • altera_adc_sequencer core—address width is one
read 1

Avalon® memory-mapped read request.

write 1

Avalon® memory-mapped write request.

writedata 32

Avalon® memory-mapped write data bus.

readdata 32

Avalon® memory-mapped read data bus.