Visible to Intel only — GUID: fky1528674857305
Ixiasoft
2.2.1.1. Clocks in 4x10GBASE-SR Mode
2.2.1.2. Unified Data Interface in 4x10GBASE-SR Mode
2.2.1.3. PHY Control and Status in 4x10GBASE-SR Mode
2.2.1.4. PR Management in 4x10GBASE-SR Mode
2.2.1.5. Reset Control and Status in 4x10GBASE-SR Mode
2.2.1.6. Initialization in 4x10GBASE-SR Mode
2.2.1.7. Unused 10GbE Channels
3.1.4.1. Receiver CTLE AC Gain sysfs Encodings
3.1.4.2. Receiver VGA sysfs Encodings
3.1.4.3. Receiver CTLE DC Gain sysfs Encodings
3.1.4.4. Transmitter Pre-Emphasis First Post Tap Encodings
3.1.4.5. Transmitter Pre-Emphasis Second Post Tap Encodings
3.1.4.6. Transmitter Pre-Emphasis First Pre Tap Encodings
3.1.4.7. Transmitter Pre-Emphasis Second Pre Tap Encodings
3.1.4.8. Transmitter VOD Encodings
Visible to Intel only — GUID: fky1528674857305
Ixiasoft
2.2.2.3. PHY Control and Status in 40GBASE-SR4 Mode
Actively drive a2f_rx_set_locktoref and a2f_rx_set_locktodata and monitor f2a_rx_is_lockedtoref to control the HSSI PHY receive PMA CDRs lock sequence according to the HSSI Unified Data Interface section. The f2a_rx_enh_blk_lock and f2a_rx_enh_highber ports are not utilized in 40GBASE-SR4 mode – leave disconnected.
Related Information