JESD204B Intel® Agilex™ FPGA IP Design Example User Guide

ID 683530
Date 10/14/2022
Public
Document Table of Contents

2.1. Design Example Block Diagram

Figure 2.  JESD204B Design Example High-level Block Diagram

The design example consists of the following modules:

  • Platform Designer system
    • JESD204B subsystem
    • JTAG to Avalon master bridge—for System Console Control design example only
    • Parallel I/O (PIO) controller
    • Core PLL
    • Serial Port Interface (SPI)—master module
  • Test pattern generator (For duplex and simplex TX data path only)
  • Test pattern checker (For duplex and simplex RX data path only)
  • Assembler—TX transport layer (For duplex and simplex TX data path only)
  • Deassembler—RX transport layer (For duplex and simplex RX data path only)