Visible to Intel only — GUID: mwh1409958261466
Ixiasoft
3.1. Viewing Basic Project Information
3.2. Intel® Quartus® Prime Project Contents
3.3. Managing Project Settings
3.4. Managing Logic Design Files
3.5. Managing Timing Constraints
3.6. Integrating Other EDA Tools
3.7. Exporting Compilation Results
3.8. Migrating Projects Across Operating Systems
3.9. Archiving Projects
3.10. Command-Line Interface
3.11. Managing Projects Revision History
3.7.1. Exporting a Version-Compatible Compilation Database
3.7.2. Importing a Version-Compatible Compilation Database
3.7.3. Creating a Design Partition
3.7.4. Exporting a Design Partition
3.7.5. Reusing a Design Partition
3.7.6. Viewing Quartus Database File Information
3.7.7. Clearing Compilation Results
4.1. Design Planning
4.2. Create a Design Specification and Test Plan
4.3. Plan for the Target Device
4.4. Plan for Intellectual Property Cores
4.5. Plan for Standard Interfaces
4.6. Plan for Device Programming
4.7. Plan for Device Power Consumption
4.8. Plan for Interface I/O Pins
4.9. Plan for other EDA Tools
4.10. Plan for On-Chip Debugging Tools
4.11. Plan HDL Coding Styles
4.12. Plan for Hierarchical and Team-Based Designs
4.13. Design Planning Revision History
5.1. IP Catalog and Parameter Editor
5.2. Installing and Licensing Intel® FPGA IP Cores
5.3. IP General Settings
5.4. Adding IP to IP Catalog
5.5. Best Practices for Intel® FPGA IP
5.6. Specifying the IP Core Parameters and Options ( Intel® Quartus® Prime Pro Edition)
5.7. Modifying an IP Variation
5.8. Upgrading IP Cores
5.9. Simulating Intel® FPGA IP Cores
5.10. Generating Simulation Files for Platform Designer Systems and IP Variants
5.11. Synthesizing IP Cores in Other EDA Tools
5.12. Instantiating IP Cores in HDL
5.13. Support for the IEEE 1735 Encryption Standard
5.14. Introduction to Intel FPGA IP Cores Revision History
6.2.1. Modify Entity Name Assignments
6.2.2. Resolve Timing Constraint Entity Names
6.2.3. Verify Generated Node Name Assignments
6.2.4. Replace Logic Lock (Standard) Regions
6.2.5. Modify Signal Tap Logic Analyzer Files
6.2.6. Remove References to .qip Files
6.2.7. Remove Unsupported Feature Assignments
6.4.1. Verify Verilog Compilation Unit
6.4.2. Update Entity Auto-Discovery
6.4.3. Ensure Distinct VHDL Namespace for Each Library
6.4.4. Remove Unsupported Parameter Passing
6.4.5. Remove Unsized Constant from WYSIWYG Instantiation
6.4.6. Remove Non-Standard Pragmas
6.4.7. Declare Objects Before Initial Values
6.4.8. Confine SystemVerilog Features to SystemVerilog Files
6.4.9. Avoid Assignment Mixing in Always Blocks
6.4.10. Avoid Unconnected, Non-Existent Ports
6.4.11. Avoid Illegal Parameter Ranges
6.4.12. Update Verilog HDL and VHDL Type Mapping
Visible to Intel only — GUID: mwh1409958261466
Ixiasoft
5.1. IP Catalog and Parameter Editor
The IP Catalog displays the IP cores available for your project, including Intel® FPGA IP and other IP that you add to the IP Catalog search path. Use the following features of the IP Catalog to locate and customize an IP core:
- Filter IP Catalog to Show IP for active device family or Show IP for all device families. If you have no project open, select the Device Family in IP Catalog.
- Type in the Search field to locate any full or partial IP core name in IP Catalog.
- Right-click an IP core name in IP Catalog to display details about supported devices, to open the IP core's installation folder, and for links to IP documentation.
- Click Search for Partner IP to access partner IP information on the web.
The parameter editor prompts you to specify an IP variation name, optional ports, and output file generation options. The parameter editor generates a top-level Intel® Quartus® Prime IP file (.ip) for an IP variation in Intel® Quartus® Prime Pro Edition projects. This file represents the IP variation in the project, and stores parameterization information.2
Figure 43. Example IP Parameter Editor
2 The parameter editor generates a top-level Quartus IP file (.qip) for an IP variation in Intel® Quartus® Prime Standard Edition projects.