Visible to Intel only — GUID: bhc1411020237885
Ixiasoft
1. About the Video and Image Processing Suite
2. Avalon Streaming Video
3. Clocked Video
4. VIP Run-Time Control
5. Getting Started
6. VIP Connectivity Interfacing
7. Clocked Video Interface IPs
8. 2D FIR II IP Core
9. Mixer II IP Core
10. Clipper II IP Core
11. Color Plane Sequencer II IP Core
12. Color Space Converter II IP Core
13. Chroma Resampler II IP Core
14. Control Synchronizer IP Core
15. Deinterlacer II IP Core
16. Frame Buffer II IP Core
17. Gamma Corrector II IP Core
18. Configurable Guard Bands IP Core
19. Interlacer II IP Core
20. Scaler II IP Core
21. Switch II IP Core
22. Test Pattern Generator II IP Core
23. Trace System IP Core
24. Warp Lite Intel FPGA IP
25. Avalon-ST Video Stream Cleaner IP Core
26. Avalon-ST Video Monitor IP Core
27. VIP IP Core Software Control
28. Security Considerations
29. Video and Image Processing Suite User Guide Archives
30. Document Revision History for the Video and Image Processing Suite User Guide
A. Avalon-ST Video Verification IP Suite
7.1. Supported Features for Clocked Video Output II IP
7.2. Control Port
7.3. Clocked Video Input IP Format Detection
7.4. Clocked Video Output IP Video Modes
7.5. Clocked Video Output II Latency Mode
7.6. Generator Lock
7.7. Underflow and Overflow
7.8. Timing Constraints
7.9. Handling Ancillary Packets
7.10. Modules for Clocked Video Input II IP Core
7.11. Clocked Video Input II Signals, Parameters, and Registers
7.12. Clocked Video Output II Signals, Parameters, and Registers
15.1. Deinterlacing Algorithm Options
15.2. Deinterlacing Algorithms
15.3. Run-time Control
15.4. Pass-Through Mode for Progressive Frames
15.5. Cadence Detection (Motion Adaptive Deinterlacing Only)
15.6. Avalon-MM Interface to Memory
15.7. Motion Adaptive Mode Bandwidth Requirements
15.8. Avalon-ST Video Support
15.9. 4K Video Passthrough Support
15.10. Behavior When Unexpected Fields are Received
15.11. Handling of Avalon-ST Video Control Packets
15.12. Deinterlacer II Parameter Settings
15.13. Deinterlacing Control Registers
A.3.1. c_av_st_video_control
A.3.2. c_av_st_video_data
A.3.3. c_av_st_video_file_io
A.3.4. c_av_st_video_item
A.3.5. c_av_st_video_source_sink_base
A.3.6. c_av_st_video_sink_bfm_’SINK
A.3.7. c_av_st_video_source_bfm_’SOURCE
A.3.8. c_av_st_video_user_packet
A.3.9. c_pixel
A.3.10. av_mm_transaction
A.3.11. av_mm_master_bfm_`MASTER_NAME
A.3.12. av_mm_slave_bfm_`SLAVE_NAME
A.3.13. av_mm_control_register
A.3.14. av_mm_control_base
Visible to Intel only — GUID: bhc1411020237885
Ixiasoft
15.12. Deinterlacer II Parameter Settings
Parameter | Value | Description |
---|---|---|
Maximum width of interlaced content | 32–2048, Default = 1920 | Specify the maximum frame width of any interlaced fields. The maximum frame width is the default width at start-up. |
Maximum height of the generated progressive output | 32–1080, Default = 1080 | Specify the maximum progressive frame height in pixels. The maximum frame height is the default progressive height at start-up. |
Disable embedded Avalon-ST Video stream cleaner | On or Off | Turn on this option only if your system can guarantee to always supply well-formed control and video packets of the correct length. |
Number of pixels in parallel | 1, 2, 4, or 8 | Select the number of pixels to be transmitted every clock cycle. |
Bits per color sample | 4–20 | Select the number of bits per pixel (per color plane). |
Number of color planes | 2 or 3 | Select the number of color planes per pixel. |
Color planes transmitted in parallel | On or Off | Select if the Avalon-ST symbols are being transmitted in parallel. |
YCbCr | On or Off | Turn on if you are using YCbCr 4:2:2 data format. |
4:2:2 | On or Off | Turn on if you are using 4:2:2 data format.
Note: 4:2:2 mode does not support odd frame widths and heights.
|
Deinterlacing algorithm |
|
Select the deinterlacing algorithm you want to use. |
Vertical interpolation ("Bob") deinterlacing behavior |
|
Determines the rate at which frames are produced and which incoming fields are used to produce them.
Note: Only relevant if you set the deinterlacing algorithm to Vertical interpolation ("Bob").
|
Run-time control | On or Off | Turn on to enable run-time control of the deinterlacer. When you turn on this parameter, the Go bit gets deasserted by default. When you turn off this parameter, the Go is asserted by default.
Note: Intel strongly recommends run-time control when in motion adaptive modes with 3:2 & 2:2 detector with video over film.
|
Cadence detection algorithm and reverse pulldown |
|
Select the cadence detection algorithm you want to use. |
Fields buffered prior to output | 0 or 1, Default = 1 | Either 0 or 1 field is buffered prior to output. You must select 1 field of buffering for video over film cadence detection modes. Other modes incur no fields of latency delay. |
Cadence detection and reverse pulldown | On or Off | Turn on to enable automatic cadence detection and reverse pulldown.
Note: Cadenced content originates from movies or TV shows. Enable Cadence detection and reverse pulldown only if this content type is processed, otherwise disable this feature to save resources.
|
Avalon-MM master(s) local ports width |
|
Specify the width of the Avalon-MM ports used to access external memory. It is recommended to match this width to the Avalon-MM width of your EMIF controller. |
Use separate clock for the Avalon-MM master interface(s) | On or Off | Turn on to add a separate clock signal for the Avalon-MM master interface(s) so that they can run at a different speed to the Avalon-ST processing. The separation decouples the memory speed from the speed of the data path. Intel expects most applications to use separate Avalon-MM and Avalon-ST clock rates, so make sure this parameter is turned on. |
Base address of storage space in memory | 0–0×7FFFFFFF, Default = 0×00000000 | Select a hexadecimal address of the frame buffers in external memory. |
Top of address space | 0×00ca8000 | For your information only. Top of the deinterlacer address space. Memory above this address is available for other components. |
FIFO depth Write Master | 8–512, Default = 64 | Select the FIFO depth of the Avalon-MM write master interface. |
Av-MM burst target Write Master | 2–256, Default = 32 | Select the burst target for the Avalon-MM write master interface. |
FIFO depth EDI Read Master | 8–512, Default = 64 | Select the FIFO depth of the edge-dependent interpolation (EDI) Avalon-MM read master interface. |
Av-MM burst target EDI Read Master | 2–256, Default = 32 | Select the burst target for EDI Avalon-MM read master interface. |
FIFO depth MA Read Master | 8–512, Default = 64 | Select the FIFO depth of the motion-adaptive (MA) Avalon-MM read master interface. |
Av-MM burst target MA Read Master | 2–256, Default = 32 | Select the burst target for MA Avalon-MM read master interface. |
FIFO depth Motion Write Master | 8–512, Default = 64 | Select the FIFO depth of the motion Avalon-MM write master interface. |
Av-MM burst target Motion Write Master | 2–256, Default = 32 | Select the burst target for the motion Avalon-MM write master interface. |
FIFO depth Motion Read Master | 8–512, Default = 64 | Select the FIFO depth of the motion Avalon-MM read master interface. |
Av-MM burst target Motion Read Master | 2–256, Default = 32 | Select the burst target for motion Avalon-MM read master interface. |